High performance low power CMOS dynamic logic for arithmetic circuits

被引:6
|
作者
Navarro-Botello, Victor
Montiel-Nelson, Juan A.
Nooshabadi, Saeid [1 ]
机构
[1] GIST, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, E-35017 Las Palmas Gran Canaria, Spain
关键词
dynamic logic; CMOS digital integrated circuits; CMOS logic circuits; low power arithmetic circuits; high speed arithmetic circuits;
D O I
10.1016/j.mejo.2007.03.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of high performance and low power arithmetic circuits using a new CMOS dynamic logic family, and analyzes its sensitivity against technology parameters for practical applications. The proposed dynamic logic family allows for a partial evaluation in a computational block before its input signals are valid, and quickly performs a final evaluation as soon as the inputs arrive. The proposed dynamic logic family is well suited to arithmetic circuits where the critical path is made of a large cascade of inverting gates. Furthermore, circuits based on the proposed concept perform better in high fanout and high switching frequencies due to both lower delay and dynamic power consumption. Experimental results, for practical circuits, demonstrate that low power feature of the propose dynamic logic provides for smaller propagation time delay (3.5 times), lower energy consumption (55%), and similar combined delay, power consumption and active area product (only 8% higher), while exhibiting lower sensitivity to power supply, temperature, capacitive load and process variations than the dynamic domino CMOS technologies. (c) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:482 / 488
页数:7
相关论文
共 50 条
  • [31] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [32] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    黄刚
    杨华中
    罗嵘
    汪蕙
    Science in China(Series F:Information Sciences), 2002, (04) : 286 - 298
  • [33] Performance Analysis of Modified Drain Gating Techniques for Low Power and High Speed Arithmetic Circuits
    Panwar, Shikha
    Piske, Mayuresh
    Madgula, Aatreya Vivek
    VLSI DESIGN, 2014,
  • [34] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    Gang Huang
    Huazhong Yang
    Rong Luo
    Hui Wang
    Science in China Series F: Information Sciences, 2002, 45 (4): : 286 - 298
  • [35] Design and simulation of an ultra-low power high performance CMOS logic: DMTGDI
    Pashaki, Elahe Rastegar
    Shalchian, M.
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 194 - 201
  • [36] Dynamic Power Saving for CMOS Circuits
    Yeap, Kim Ho
    Ng, Len Luet
    Mazlan, Ahmad Uzair
    Loh, Siu Hong
    Tshai, Kim Hoe
    JURNAL KEJURUTERAAN, 2024, 36 (04): : 1399 - 1407
  • [37] A Novel Low-Power and High-Speed Dynamic CMOS Logic Circuit Technique
    Sharroush, Sherif M.
    Abdalla, Yasser S.
    Dessouki, Ahmed A.
    El-Badawy, El-Sayed A.
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 606 - 613
  • [38] Low power and high performance dynamic CMOS XOR/XNOR gate design
    Wang, Jinhui
    Gong, Na
    Hou, Ligang
    Peng, Xiaohong
    Geng, Shuqin
    Wu, Wuchen
    MICROELECTRONIC ENGINEERING, 2011, 88 (08) : 2781 - 2784
  • [39] Low-Power High-Performance Logic Style for Low-Voltage CMOS Technologies
    Bozorgzadeh, Bardia
    Zhian-Tabasy, Ehsan
    Afzali-Kusha, Ali
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 280 - 283
  • [40] 32 nm high current performance double gate MOSFET for low power CMOS circuits
    Rahimian, Morteza
    Orouji, Ali A.
    Aminbeidokhti, Amirhossein
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (03) : 347 - 361