High performance low power CMOS dynamic logic for arithmetic circuits

被引:6
|
作者
Navarro-Botello, Victor
Montiel-Nelson, Juan A.
Nooshabadi, Saeid [1 ]
机构
[1] GIST, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, E-35017 Las Palmas Gran Canaria, Spain
关键词
dynamic logic; CMOS digital integrated circuits; CMOS logic circuits; low power arithmetic circuits; high speed arithmetic circuits;
D O I
10.1016/j.mejo.2007.03.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of high performance and low power arithmetic circuits using a new CMOS dynamic logic family, and analyzes its sensitivity against technology parameters for practical applications. The proposed dynamic logic family allows for a partial evaluation in a computational block before its input signals are valid, and quickly performs a final evaluation as soon as the inputs arrive. The proposed dynamic logic family is well suited to arithmetic circuits where the critical path is made of a large cascade of inverting gates. Furthermore, circuits based on the proposed concept perform better in high fanout and high switching frequencies due to both lower delay and dynamic power consumption. Experimental results, for practical circuits, demonstrate that low power feature of the propose dynamic logic provides for smaller propagation time delay (3.5 times), lower energy consumption (55%), and similar combined delay, power consumption and active area product (only 8% higher), while exhibiting lower sensitivity to power supply, temperature, capacitive load and process variations than the dynamic domino CMOS technologies. (c) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:482 / 488
页数:7
相关论文
共 50 条
  • [21] Mechanically Flexible and High-Performance CMOS Logic Circuits
    Honda, Wataru
    Arie, Takayuki
    Akita, Seiji
    Takei, Kuniharu
    SCIENTIFIC REPORTS, 2015, 5
  • [22] Mechanically Flexible and High-Performance CMOS Logic Circuits
    Wataru Honda
    Takayuki Arie
    Seiji Akita
    Kuniharu Takei
    Scientific Reports, 5
  • [23] Integrated circuits and manufacturing - High performance CMOS logic technologies
    Moussavi, M.
    Grider, T.
    Technical Digest - International Electron Devices Meeting, 2000,
  • [24] Design and Performance Analysis of Low-Power Arithmetic Circuits
    Pandey, Ritika
    Sharma, Pushpendra
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
  • [25] Dynamic circuits for CMOS and BiCMOS low power VLSI design
    Zhu, Z
    Carlson, BS
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 197 - 200
  • [26] Low dynamic power and low leakage power techniques for CMOS motion estimation circuits
    Kobayashi, N
    Ei, T
    Enomoto, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 271 - 279
  • [27] A power supply circuit recycling charge in adiabatic dynamic CMOS logic circuits
    Ezaki, D
    Hashizume, M
    Yotsuyanagi, H
    Tamesada, T
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 306 - 311
  • [28] A New Low-Power CMOS Dynamic Logic Circuit
    Jia, Song
    Lyu, Shigong
    Meng, Qinglong
    Wu, Fengfeng
    Xu, Heqing
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [29] An approach to predicting dynamic power dissipation of coupled interconnect network in dynamic CMOS logic circuits
    Huang, G
    Yang, HZ
    Luo, R
    Wang, H
    SCIENCE IN CHINA SERIES F, 2002, 45 (04): : 286 - 298
  • [30] Low Power CMOS Full Adder Cells based on Alternative Logic for High-Speed Arithmetic Applications
    Subramanian, Sriram Sundar
    Gandhi, Mahendran
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2024, 54 (03):