High performance low power CMOS dynamic logic for arithmetic circuits

被引:6
|
作者
Navarro-Botello, Victor
Montiel-Nelson, Juan A.
Nooshabadi, Saeid [1 ]
机构
[1] GIST, Dept Informat & Commun, Kwangju, South Korea
[2] Univ Las Palmas Gran Canaria, Inst Appl Microelect, E-35017 Las Palmas Gran Canaria, Spain
关键词
dynamic logic; CMOS digital integrated circuits; CMOS logic circuits; low power arithmetic circuits; high speed arithmetic circuits;
D O I
10.1016/j.mejo.2007.03.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of high performance and low power arithmetic circuits using a new CMOS dynamic logic family, and analyzes its sensitivity against technology parameters for practical applications. The proposed dynamic logic family allows for a partial evaluation in a computational block before its input signals are valid, and quickly performs a final evaluation as soon as the inputs arrive. The proposed dynamic logic family is well suited to arithmetic circuits where the critical path is made of a large cascade of inverting gates. Furthermore, circuits based on the proposed concept perform better in high fanout and high switching frequencies due to both lower delay and dynamic power consumption. Experimental results, for practical circuits, demonstrate that low power feature of the propose dynamic logic provides for smaller propagation time delay (3.5 times), lower energy consumption (55%), and similar combined delay, power consumption and active area product (only 8% higher), while exhibiting lower sensitivity to power supply, temperature, capacitive load and process variations than the dynamic domino CMOS technologies. (c) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:482 / 488
页数:7
相关论文
共 50 条
  • [1] Low power arithmetic circuits in feedthrough dynamic CMOS logic
    Navarro-Botello, Victor
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    Dyer, Mike
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 709 - +
  • [2] Low Power and High Performance Arithmetic Circuits in Feedthrough CMOS Logic Family for Low Power Applications
    Navarro-Botello, Victor
    Montiel-Nelson, Juan A.
    Nooshabadi, Saeid
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 300 - 307
  • [3] Synthesis of high performance low power dynamic CMOS circuits
    Samanta, D
    Sinha, N
    Pal, A
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 99 - 104
  • [4] Low-power high-performance non-binary CMOS arithmetic circuits
    Lin, R
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 477 - 486
  • [5] Design of Low-power Arithmetic Logic Circuits for 45 nm CMOS Technology
    Lagostina, Lorenzo
    2022 IEEE 21ST MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (IEEE MELECON 2022), 2022, : 7 - 12
  • [6] High performance CMOS analog arithmetic circuits
    Department of Electrical Engineering, Wright State University, Dayton, OH 45435, United States
    Analog Integr Circuits Signal Process, 3 (193-201):
  • [7] High Performance CMOS Analog Arithmetic Circuits
    Jing Xu
    Ray Siferd
    Robert L. Ewing
    Journal of VLSI signal processing systems for signal, image and video technology, 1999, 22 : 103 - 111
  • [8] High Performance CMOS Analog Arithmetic Circuits
    Jing Xu
    Ray Siferd
    Robert L. Ewing
    Analog Integrated Circuits and Signal Processing, 1999, 20 : 193 - 201
  • [9] High performance CMOS analog arithmetic circuits
    Xu, J
    Siferd, R
    Ewing, RL
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 22 (02): : 103 - 111
  • [10] High performance CMOS analog arithmetic circuits
    Xu, J
    Siferd, R
    Ewing, RL
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 20 (03) : 193 - 201