A folded floating-gate differential pair for low-voltage applications

被引:0
|
作者
Minch, BA [1 ]
机构
[1] Cornell Univ, Sch Elect Engn, Ithaca, NY 14853 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
I present a new folded differential pair topology that is suitable for low-voltage applications. The new differential pair is made from floating-gate MOS (FGMOS) transistors and simultaneously provides a rail-to-rail common-mode input voltage range a high rejection of the common-mode input voltage by keeping the sum of the two output currents fixed. Moreover, when biased in weak or moderate inversion, the allowable output voltage swing is also almost from rail-to-rail. I discuss the operation of the circuit and some of the trade-offs involved in its design. I also show experimental measurements from a version of the circuit, operating on a single 1.8-V power supply, that was breadboarded from transistors fabricated in a 1.2-mu m double-poly n-well CMOS process.
引用
下载
收藏
页码:253 / 256
页数:4
相关论文
共 50 条
  • [41] Floating-gate MOS Structures and Applications
    Sharma, Susheel
    Rajput, S. S.
    Jamuar, S. S.
    IETE TECHNICAL REVIEW, 2008, 25 (06) : 338 - 345
  • [42] Comparison of quasi-/pseudo-floating gate techniques and low-voltage applications
    Seo, I
    Fox, RM
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 47 (02) : 183 - 192
  • [43] Comparison of Quasi-/Pseudo-Floating Gate Techniques and Low-Voltage Applications
    Inchang Seo
    Robert M. Fox
    Analog Integrated Circuits and Signal Processing, 2006, 47 : 183 - 192
  • [44] FLOATING-GATE MOSFET WITH REDUCED PROGRAMMING VOLTAGE
    CHAI, YY
    JOHNSON, LG
    ELECTRONICS LETTERS, 1994, 30 (18) : 1536 - 1537
  • [45] A New Design for Compact Floating-Gate Transistor Based Low-Voltage Four-Quadrant Analog Current Multiplier
    Aggarwal, Bhawna
    Dhawan, Ranveer
    Narang, Niharika
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (11) : 14455 - 14470
  • [46] A low-voltage SINC2 decimator implemented by a new circuit technique using floating-gate MOS transistors
    Hovin, M
    Wisland, D
    Berg, Y
    Lande, TS
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 397 - 400
  • [47] A New Design for Compact Floating-Gate Transistor Based Low-Voltage Four-Quadrant Analog Current Multiplier
    Bhawna Aggarwal
    Ranveer Dhawan
    Niharika Narang
    Arabian Journal for Science and Engineering, 2022, 47 : 14455 - 14470
  • [48] Efficient mismatch-insensitive track-and-hold circuit using low-voltage floating-gate MOS transistors
    Worapishet, A
    Moolpho, K
    Ngarmnil, J
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (06): : 1148 - 1153
  • [49] A low voltage second order biquad using pseudo floating-gate transistors
    Næss, O
    Olsen, EA
    Berg, Y
    Lande, TS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 125 - 128
  • [50] NOVEL ULTRA LOW VOLTAGE SEMI FLOATING-GATE PASSBAND TRANSCONDUCTANCE AMPLIFIER
    Berg, Y.
    MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 286 - 289