A folded floating-gate differential pair for low-voltage applications

被引:0
|
作者
Minch, BA [1 ]
机构
[1] Cornell Univ, Sch Elect Engn, Ithaca, NY 14853 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
I present a new folded differential pair topology that is suitable for low-voltage applications. The new differential pair is made from floating-gate MOS (FGMOS) transistors and simultaneously provides a rail-to-rail common-mode input voltage range a high rejection of the common-mode input voltage by keeping the sum of the two output currents fixed. Moreover, when biased in weak or moderate inversion, the allowable output voltage swing is also almost from rail-to-rail. I discuss the operation of the circuit and some of the trade-offs involved in its design. I also show experimental measurements from a version of the circuit, operating on a single 1.8-V power supply, that was breadboarded from transistors fabricated in a 1.2-mu m double-poly n-well CMOS process.
引用
下载
收藏
页码:253 / 256
页数:4
相关论文
共 50 条
  • [31] Ultra-low-voltage floating-gate transconductance amplifiers
    Berg, Y
    Lande, TS
    Næss, O
    Gundersen, H
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (01) : 37 - 44
  • [32] Low-voltage single power supply four-quadrant multiplier using floating-gate MOSFETs
    Chen, JJ
    Liu, SI
    Hwang, YS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 237 - 240
  • [33] A novel low-voltage floating-gate CMOS transconductance amplifier with sinh(tanh) shaped output current
    Berg, Y
    Aunet, S
    Næss, O
    Hovin, M
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1461 - 1464
  • [34] A low-voltage floating-gate CMOS transconductance amplifier, and a spin-off-quasi frequency tripler
    Lomsdalen, JG
    Berg, Y
    Jensen, R
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 501 - 504
  • [35] An Extremely Low-voltage Floating Gate Artificial Neuron
    Scott, Kyler R.
    Khatri, Sunil P.
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [37] Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors
    Choi, Junhwan
    Lee, Changhyeon
    Lee, Chungryeol
    Park, Hongkeun
    Lee, Seung Min
    Kim, Chang-Hyun
    Yoo, Hocheon
    Im, Sung Gap
    NATURE COMMUNICATIONS, 2022, 13 (01)
  • [38] Vertically stacked, low-voltage organic ternary logic circuits including nonvolatile floating-gate memory transistors
    Junhwan Choi
    Changhyeon Lee
    Chungryeol Lee
    Hongkeun Park
    Seung Min Lee
    Chang-Hyun Kim
    Hocheon Yoo
    Sung Gap Im
    Nature Communications, 13
  • [39] Low voltage pseudo floating-gate all-pass filter
    Næss, O
    Berg, Y
    Lande, TS
    Halvorsrod, T
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 69 - 72
  • [40] Low voltage pseudo floating-gate all-pass filter
    Næss, . (onass@ifi.uio.no), IEEE Circuits and Systems Society; Hiroshima University (Institute of Electrical and Electronics Engineers Inc.):