Practical Design Considerations for an All-Digital PLL in a Digital Car Radio Reception SoC

被引:0
|
作者
Sanchez, Alexander Mora [1 ]
Moehlmann, Ulrich [1 ]
Blinzer, Peter [1 ]
Ehlert, Martin [1 ]
机构
[1] NXP Semicond, RF CMOS Tuner IP Grp, Hamburg, Germany
关键词
all digital PLL; CMOS; software defined radio; SoC; DfT; DfM; interference; reliability; DCO; sampler; phase noise; spurs; PSS; PXF; NBTI; HCI; layout-dependent effects;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper addresses design considerations for an 4.4GHz all-digital PLL (ADPLL). This mixed-signal IP is used in a state-of-the-art wideband multi-tuner RF receiver integrated in a 65nm CMOS software-defined radio (SDR) SoC with automotive quality. It is therefore of extreme importance that the ADPLL not only meets the required phase noise, power supply rejection and speed specifications, among others, but also that it can coexist with other subsystems comprising the tuner, be tested with industrial automatic test equipment at acceptable cost, and that it operates reliably during the specified product's lifetime. This work describes simulation, interference, reliability, design-for-test (DfT) and design-for-manufacturability (DfM) aspects considered during the design process of the ADPLL.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] ALL-DIGITAL SECOND-ORDER PLL
    KIRLIN, RL
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1974, AE10 (05) : 710 - 712
  • [12] A novel all-digital PLL with software adaptive filter
    Xiu, LM
    Li, W
    Meiners, J
    Padakanti, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 476 - 483
  • [13] An Embedded All-Digital Circuit to Measure PLL Response
    Fischette, Dennis M.
    Loke, Alvin L. S.
    DeSantis, Richard J.
    Talbot, Gerry R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1492 - 1503
  • [14] A CMOS Digital-Controlled Oscillator for All-Digital PLL Frequency Synthesizer
    Lou, Liheng
    Chen, Bo
    Tang, Kai
    Zheng, Yuanjin
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [15] An all-digital signal receiver for transmission-reception of radio-frequency architectures
    Bovy, AC
    Courmontagne, P
    2005 PhD Research in Microelectronics and Electronics, Vols 1 and 2, Proceedings, 2005, : 259 - 262
  • [16] Generation of a Clocking Signal in Synchronized All-Digital PLL Networks
    Koskin, Eugene
    Galayko, Dimitri
    Feely, Orla
    Blokhina, Elena
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (06) : 809 - 813
  • [17] Time-domain modeling of an RF all-digital PLL
    Syllaios, Ioannis L.
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (06) : 601 - 605
  • [18] An all-digital PLL with supply insensitive digitally controlled oscillator
    Seo, Seong-Young
    Chun, Jung-Hoon
    Jun, Young-Hyun
    Kwon, Kee-Won
    IEICE ELECTRONICS EXPRESS, 2013, 10 (05):
  • [19] An All-Digital PLL with a First Order Noise Shaping Time-to-Digital Converter
    Brandonisio, Francesco
    Maloberti, Franco
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 241 - 244
  • [20] All-digital PLL using pulse-based DCO
    Huang, Hong-Yi
    Liu, Jen-Chieh
    Cheng, Kuo-Hsing
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1268 - +