Understanding models of substrate behaviour for the routing of high I/O packages

被引:2
|
作者
Palmer, PJ [1 ]
Williams, DJ [1 ]
机构
[1] Loughborough Univ Technol, Dept Mfg Engn, Loughborough LE11 3TU, Leics, England
关键词
D O I
10.1109/IPDI.1998.663622
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores two models of substrate wireability and examines the implications of these models in the forecast of the application of future generation integrated circuits and their packages, especially emerging generations of CSPs. This is in order to clarify our understanding of potential technology bottlenecks. This analysis will show how the demands of future generation high pin density packages - exemplified by the wireability demand of CSPs - drive substrates. The importance of routers for the efficient utilisation of substrates is also quantified by this analysis. This work continues research by the authors to attempt to understand the trends with time for bare and packaged chip interconnection.
引用
收藏
页码:58 / 63
页数:6
相关论文
共 50 条
  • [21] CHOOSING PACKAGES WISELY PAYS OFF IN I/O, SPEED, SPACE
    WALTERSDORF, HR
    ELECTRONIC DESIGN, 1986, 34 (14) : 107 - &
  • [22] Reliability of Cu Pillar on Substrate Interconnects in High Performance Flip Chip Packages
    Katkar, Rajesh
    Huynh, Michael
    Mirkarimi, Laura
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 965 - 970
  • [23] I. QUALITATIVE MODELS OF DISTURBANCES IN BEHAVIOUR
    VAISBORD, EM
    ROSENSHT.GS
    BIOPHYSICS-USSR, 1968, 13 (03): : 609 - &
  • [25] BehavE: Behaviour Understanding Through Automated Generation of Situation Models
    Stoev, Teodor
    Yordanova, Kristina
    ADVANCES IN ARTIFICIAL INTELLIGENCE, KI 2021, 2021, 12873 : 362 - 369
  • [26] Early footprint comparison for area I/O packages and first level interconnect
    Hirt, E
    Tröster, G
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 1210 - 1216
  • [27] Early footprint comparison for area I/O packages and first level interconnect
    ETH Zurich, Zurich, Switzerland
    Proc Electron Compon Technol Conf, (1210-1216):
  • [28] Vertical differential pair routing in high performance ceramic multi-chip module packages
    Baez, Franklin
    Van Dyke, Peter
    Spring, Christopher
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2007, : 227 - +
  • [29] Understanding Parallel I/O Performance and Tuning
    Byna, Suren
    PROCEEDINGS OF THE FIFTH INTERNATIONAL WORKSHOP ON SYSTEMS AND NETWORK TELEMETRY AND ANALYTICS, SNTA 2022, 2022, : 1 - 2
  • [30] UNDERSTANDING AND SELECTING ANALOG I/O BOARDS
    VASCONCELOS, V
    ELECTRONIC PRODUCTS MAGAZINE, 1991, 33 (12): : 27 - &