Characterizing Jitter Performance of Multi Gigabit FPGA-Embedded Serial Transceivers

被引:17
|
作者
Aloisio, Alberto [1 ,2 ]
Cevenini, Francesco [1 ,2 ]
Giordano, Raffaele [1 ,2 ]
Izzo, Vincenzo [1 ]
机构
[1] Ist Nazl Fis Nucl, Sez Napoli, I-80126 Naples, Italy
[2] Univ Naples Federico 2, Dipartimento Sci Fis, I-80126 Naples, Italy
关键词
FPGAs; jitter; recovered clock; serial links; LHC DETECTORS;
D O I
10.1109/TNS.2009.2032291
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-speed serial links are a key component of data acquisition systems for High Energy Physics. They carry physics events data and often also clock, trigger and fast control signals. For the latter applications, the jitter on the clock recovered from the serial stream is a critical parameter since it directly affects the timing performance of data acquisition and trigger systems. Latest Field Programmable Gate Arrays (FPGAs) include multi-gigabit serial transceivers, which are configurable with various options and support many data encodings. However, an in-depth jitter characterization of those devices is not available yet. In this paper we present measurements of the jitter on the clock recovered by a GTP transceiver (embedded in a Xilinx Virtex 5 FPGA) as a function of the data pattern, coding and logic activity on the transmitter and receiver FPGAs.
引用
收藏
页码:451 / 455
页数:5
相关论文
共 14 条
  • [1] Characterizing Jitter Performance of Multi Gigabit FPGA-Embedded Serial Transceivers
    Aloisio, Alberto
    Cevenini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 96 - +
  • [2] Fast Control and Timing Distribution based on FPGA-Embedded Serial Transceivers
    Aloisio, Alberto
    Giordano, Raffaele
    Izzo, Vincenzo
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 1147 - +
  • [3] Jitter testing for gigabit serial communication transceivers
    Cai, Y
    Laquai, B
    Luehman, K
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (01): : 66 - 74
  • [4] Performance evaluation of FPGA-embedded web servers
    Cuenca, S.
    Grediaga, A.
    Llorens, H.
    Albero, M.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 1187 - 1190
  • [5] A Framework for Multi-FPGA Interconnection using Multi Gigabit Transceivers
    Dreschmann, Michael
    Heisswolf, Jan
    Geiger, Michael
    Haussecker, Manuel
    Becker, Juergen
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [6] Study of Delay Instabilities in Xilinx FPGA-Embedded Multigigabit Transceivers for Clock Distribution and Synchronization
    Li, Lingyun
    Wang, Yonggang
    Hu, Yang
    Zhang, Xiang
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (11) : 2457 - 2468
  • [7] PlasticNet plus : Extending multi-FPGA interconnect architecture via Gigabit transceivers
    Salazar-Garcia, Carlos
    Garcia-Ramirez, Ronny
    Rimolo-Donadio, Renato
    Strydis, Christos
    Chacon-Rodriguez, Alfonso
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [8] Multisensing System for Parkinson's Disease Stage Assessment Based on FPGA-Embedded Serial SVM Classifier
    De Venuto, Daniela
    Mezzina, Giovanni
    IEEE DESIGN & TEST, 2021, 38 (04) : 44 - 51
  • [9] A multi-gigabit CMOS serial link transceiver using jitter tolerant delay locked loop
    So, BC
    Hwang, WS
    Kim, SW
    2003 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2003, : 171 - 174
  • [10] Analysis of Digital Bang-Bang Clock and Data Recovery for Multi-Gigabit/s Serial Transceivers
    Sun, Yehui
    Wang, Hui
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 343 - 346