Study of Delay Instabilities in Xilinx FPGA-Embedded Multigigabit Transceivers for Clock Distribution and Synchronization

被引:1
|
作者
Li, Lingyun [1 ]
Wang, Yonggang [1 ]
Hu, Yang [1 ]
Zhang, Xiang [1 ]
机构
[1] Univ Sci & Technol China, Dept Modern Phys, State Key Lab Particle Detect & Elect Hefei, Hefei 230026, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
Clocks; Delays; Field programmable gate arrays; Jitter; Synchronization; Thermal stability; Phase measurement; Stability criteria; Optical fibers; Optical transmitters; Clock distribution and synchronization; digital dual mixer time difference (DDMTD); field-programmable gate arrays (FPGAs); multigigabit transceivers (MGTs); HIGH-SPEED;
D O I
10.1109/TNS.2024.3469166
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multigigabit transceivers (MGTs) of Xilinx field-programmable gate arrays (FPGAs) have been widely investigated for the implementation of clock distribution and synchronization systems in physics experiments. Often, the proposed solutions are based on the clock signal recovered from the serial stream. However, since the main purpose of MGTs in FPGA is to achieve high-speed data transmission, the delay stability, especially after initialization/reset operations, is not sufficiently considered. The Xilinx MGTs can be configured in different modes for flexibility. Since Xilinx does not fully explain the implementation structure of each mode, the delay characteristics must be investigated experimentally to achieve high-performance clock transmission. This article presents a comprehensive investigation of the delay instabilities in Xilinx MGTs and proposes countermeasures to minimize them for stable clock and data transmission. In addition, a method is proposed to obtain a high-quality recovered clock directly from Xilinx UltraScale and higher-level FPGAs, eliminating the need for an off-chip jitter cleaner. The test results indicate that high clock distribution and synchronization performance can be achieved over the MGT-based serial link once the delay instabilities are properly addressed.
引用
收藏
页码:2457 / 2468
页数:12
相关论文
共 8 条
  • [1] Fast Control and Timing Distribution based on FPGA-Embedded Serial Transceivers
    Aloisio, Alberto
    Giordano, Raffaele
    Izzo, Vincenzo
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 1147 - +
  • [2] Characterizing Jitter Performance of Multi Gigabit FPGA-Embedded Serial Transceivers
    Aloisio, Alberto
    Cevenini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (02) : 451 - 455
  • [3] Characterizing Jitter Performance of Multi Gigabit FPGA-Embedded Serial Transceivers
    Aloisio, Alberto
    Cevenini, Francesco
    Giordano, Raffaele
    Izzo, Vincenzo
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 96 - +
  • [4] Discovery of Random Delay Distribution Based on Complex WSNs Clock Synchronization
    Wang, Xin
    Yi, Deerkun
    Zhang, Zengping
    WIRELESS PERSONAL COMMUNICATIONS, 2021, 119 (03) : 2487 - 2500
  • [5] Discovery of Random Delay Distribution Based on Complex WSNs Clock Synchronization
    Xin Wang
    Deerkun Yi
    Zengping Zhang
    Wireless Personal Communications, 2021, 119 : 2487 - 2500
  • [6] Migration from Microcontroller to FPGA based SoPC Design Case study: LMS Adaptive Filter Design on Xilinx Zynq FPGA with Embedded ARM Controller
    Shaikh, Samrin
    Pujari, Shashank
    2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 129 - 134
  • [7] Inference of one-way queuing delay distribution using packet-pair probes without clock synchronization
    Gu Wei-Xuan
    Yu Shun-Zheng
    2007 IFIP INTERNATIONAL CONFERENCE ON NETWORK AND PARALLEL COMPUTING WORKSHOPS, PROCEEDINGS, 2007, : 169 - 175
  • [8] First Study of Bubble Error Artifacts in Field-Programmable Gate Array (FPGA)-Based Tapped Delay-Line Time-to-Digital Converters with Sum-of-Ones Decoder on Xilinx 28 nm 7-Series FPGA
    Lusardi, Nicola
    Garzetti, Fabio
    Fiumicelli, Gabriele
    Morabito, Mattia
    Bonanno, Gabriele
    Ronconi, Enrico
    Costa, Andrea
    Geraci, Angelo
    ELECTRONICS, 2025, 14 (06):