A VHDL-Based Modeling Approach for Rapid Functional Simulation and Verification of Adiabatic Circuits

被引:1
|
作者
Maheshwari, Sachin [1 ]
Bartlett, Viv A. [2 ]
Kale, Izzet [2 ]
机构
[1] Univ Southampton, Zepler Inst, Ctr Elect Frontiers, Southampton SO17 1BJ, Hants, England
[2] Univ Westminster, Sch Comp Sci & Engn, London W1W6UW, England
关键词
Adiabatic circuits; modeling; power-clock; timing verification; VHDL;
D O I
10.1109/TCAD.2020.3022334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Adiabatic logic is an energy-efficient technique, however, the time required in the design, validation, and debugging increases manifold for large-scale adiabatic system designs. In this endeavor, we present a hardware description language (HDL)-based modeling approach for 4-phase adiabatic logic design. The paper highlights the drawbacks of the existing approaches and proposes a new approach that captures the timing errors and detects the circuit's invalid operation due to mutually exclusive inputs being violated. We develop a model library containing the function of the four periods used in the trapezoidal power-clock and the adiabatic logic gates. The validation and verification of the proposed approach were done on the ISO-14443 standard benchmark circuit, a 16-bit cyclic redundancy check (CRC) circuit. The system modeled using HDL shows the timing agreement with the transistor-level SPICE simulations. The novel use of the four periods of a power-clock improves the robustness and reliability for the design and verification of large adiabatic systems.
引用
收藏
页码:1721 / 1725
页数:5
相关论文
共 50 条
  • [41] Modeling, simulation and synthesis of photonic integrated circuits using VHDL-AMS and FD-BPM
    Koh, S
    Wu, DJ
    Ye, L
    Chen, J
    PHYSICS AND SIMULATION OF OPTOELECTRONIC DEVICES VII, 1999, 3625 : 128 - 135
  • [42] HDL-Based Modeling Approach for Digital Simulation of Adiabatic Quantum Flux Parametron Logic
    Xu, Qiuyun
    Ayala, Christopher L.
    Takeuchi, Naoki
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2016, 26 (08)
  • [43] Formal verification of data-path circuits based on symbolic simulation
    Morihiro, Y
    Yoneda, T
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 329 - 336
  • [44] Formal verification of data-path circuits based on symbolic simulation
    Morihiro, Y
    Yoneda, T
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (06) : 965 - 974
  • [45] Simulation-based verification of large-integer arithmetic circuits
    Alimi, Nejmeddine
    Lahbib, Younes
    Machhout, Mohsen
    Tourki, Rached
    2016 1ST IEEE INTERNATIONAL VERIFICATION AND SECURITY WORKSHOP (IVSW), 2016, : 19 - 24
  • [46] Using VHDL based modeling, synthesis, and simulation in an introductory computer architecture laboratory
    Hamblen, JO
    INTERNATIONAL JOURNAL OF ELECTRICAL ENGINEERING EDUCATION, 1996, 33 (03) : 251 - 260
  • [47] A fast cycle-based approach for synthesizable RT level VHDL simulation
    Ghasemzadeh, L
    Navabi, Z
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 281 - 284
  • [48] A fast cycle-based approach for synthesizable RT level VHDL simulation
    Ghasemzadeh, L
    Navabi, Z
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 477 - 480
  • [49] μCRL: A Computer Science based Approach for Specification and Verification of Hardware Circuits
    Man, K. L.
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 387 - 390
  • [50] Simulation of RRAM memory circuits, a Verilog-A compact modeling approach
    Gonzalez-Cordero, G.
    Roldan, J. B.
    Jimenez-Molinos, F.
    2016 CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS 2016), 2016, : 243 - 248