A VHDL-Based Modeling Approach for Rapid Functional Simulation and Verification of Adiabatic Circuits

被引:1
|
作者
Maheshwari, Sachin [1 ]
Bartlett, Viv A. [2 ]
Kale, Izzet [2 ]
机构
[1] Univ Southampton, Zepler Inst, Ctr Elect Frontiers, Southampton SO17 1BJ, Hants, England
[2] Univ Westminster, Sch Comp Sci & Engn, London W1W6UW, England
关键词
Adiabatic circuits; modeling; power-clock; timing verification; VHDL;
D O I
10.1109/TCAD.2020.3022334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Adiabatic logic is an energy-efficient technique, however, the time required in the design, validation, and debugging increases manifold for large-scale adiabatic system designs. In this endeavor, we present a hardware description language (HDL)-based modeling approach for 4-phase adiabatic logic design. The paper highlights the drawbacks of the existing approaches and proposes a new approach that captures the timing errors and detects the circuit's invalid operation due to mutually exclusive inputs being violated. We develop a model library containing the function of the four periods used in the trapezoidal power-clock and the adiabatic logic gates. The validation and verification of the proposed approach were done on the ISO-14443 standard benchmark circuit, a 16-bit cyclic redundancy check (CRC) circuit. The system modeled using HDL shows the timing agreement with the transistor-level SPICE simulations. The novel use of the four periods of a power-clock improves the robustness and reliability for the design and verification of large adiabatic systems.
引用
收藏
页码:1721 / 1725
页数:5
相关论文
共 50 条
  • [11] Hardware/software co-simulation in a VHDL-based test bench approach
    Bauer, M
    Ecker, W
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 774 - 779
  • [12] VHDL-based distributed fault simulation using savant
    Baucom, RJ
    DeLong, TA
    Smith, DT
    Johnson, BW
    Hanna, JP
    PROCEEDINGS OF THE IEEE 1998 NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE, 1998, : 565 - 573
  • [13] A new Moodle module supporting automatic verification of VHDL-based assignments
    Gutierrez, Eladio
    Trenas, Maria A.
    Ramos, Julian
    Corbera, Francisco
    Romero, Sergio
    COMPUTERS & EDUCATION, 2010, 54 (02) : 562 - 577
  • [14] Towards VHDL-Based Design of Reversible Circuits Work in Progress Report
    Al-Wardi, Zaid
    Wille, Robert
    Drechsler, Rolf
    REVERSIBLE COMPUTATION, RC 2017, 2017, 10301 : 102 - 108
  • [15] A VHDL-based approach for power estimation of embedded systems
    Fornaciari, W
    Gubian, P
    Sciuto, D
    Silvano, C
    JOURNAL OF SYSTEMS ARCHITECTURE, 1997, 44 (01) : 37 - 61
  • [16] A hybrid event-simulation/cycle-simulation environment for VHDL-based designs
    Cogswell, MC
    Wood, DE
    VHDL INTERNATIONAL USERS' FORUM, PROCEEDINGS, 1997, : 258 - 263
  • [17] A VHDL-Based Modeling of Network Interface Card Buffers: Design and Teaching Methodology
    Garay, Godofredo R.
    Tchernykh, Andrei
    Drozdov, Alexander Yu.
    Novikov, Sergey V.
    Vladislavlev, Victor E.
    HIGH PERFORMANCE COMPUTER APPLICATIONS, 2016, 595 : 250 - 273
  • [18] VHDL-based performance modeling: An application of the PMW tool suite to an image classification system
    Ammon, J
    Hein, C
    VHDL INTERNATIONAL USERS' FORUM, PROCEEDINGS, 1997, : 209 - 215
  • [19] An event-based functional verification methodology of VHDL models
    Lee, KH
    Kim, C
    Jun, JA
    SIMULATION IN INDUSTRY: 9TH EUROPEAN SIMULATION SYMPOSIUM 1997, 1997, : 634 - 638
  • [20] VHDL simulation: A flexible approach to verification and performance analysis of communication protocols
    Baldi, Mario
    Macii, Alberto
    Macii, Enrico
    Poncino, Massimo
    Systems Analysis Modelling Simulation, 2002, 42 (06): : 925 - 937