Piecewise-linear Modelling of CMOS Gates Propagation Delay as a Function of PVT Variations and Aging

被引:0
|
作者
Aguirre, Fernando L. [1 ]
Palumbo, Felix [1 ]
Julian, Pedro [2 ]
机构
[1] UIDI UTN FRBA, CONICET, Av Medrano 951, Buenos Aires, DF, Argentina
[2] Univ Nacl Sur, CONICET, DIEC IIIE, San Andres 800, Bahia Blanca, Buenos Aires, Argentina
关键词
CMOS; TDDB; NBTI; HCI; Spice; dielectric Breakdown; VLSI; RELIABILITY; REPRESENTATION; DEGRADATION; BREAKDOWN; IMPACT;
D O I
10.1109/CAE51562.2021.9397560
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the aggressive scaling of transistor dimensions, which took place in the last decades, chip devices are exposed to high electric fields and current densities during normal operation. These working conditions trigger degradation phenomena that compromises the device functionality and rises questions regarding circuit reliability. In this paper we present a simulation based methodology that incorporates the aging phenomena, which might allow to address the reliability aspects during the design phase and pave the way for further life-time projections at the design stage. Piecewise-linear functions are used to model the propagation delays and estimate the correlation between the different degradation mechanisms and the PVT variations.
引用
收藏
页码:25 / 31
页数:7
相关论文
共 50 条