Permutation Network for Reconfigurable LDPC Decoder Based on Banyan Network

被引:0
|
作者
Peng, Xiao [1 ]
Chen, Zhixiang [1 ]
Zhao, Xiongxin [1 ]
Maehara, Fumiaki [2 ]
Gotto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Kitakyushu, Fukuoka 8080135, Japan
[2] Waseda Univ, Dept Sci & Engn, Tokyo 1698555, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2010年 / E93C卷 / 03期
关键词
permutation; banyan network; LDPC decode; reconfigurable; HIGH-THROUGHPUT; ARCHITECTURE;
D O I
10.1587/transele.E93.C.270
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the structured quasi-cyclic low-density parity-check (QC-LDPC) codes tor most modern wireless communication systems include multiple code rates, various block lengths. and the corresponding different sizes of submatrices in parity check matrix (PCM), the reconfigurable LDPC decoder is desirable and the permutation network is needed to accommodate any Input number (IN) and shift number (SN) for cyclic shift In this paper we propose a novel permutation network architecture for the reconfigurable QC-LDPC decoders based on Banyan network We prove that Banyan network ha, the nonblocking property or cyclic shift when the IN is power of 2, and give the control signal generating algorithm Through introducing the bypass network, we put forward the nonblocking scheme for any IN and SN In addition, we present the hardware design of the control signal generator. which can greatly reduce the hardware complexity and latency The synthesis results using the TSMC 0 mu m pin library demonstrate that the proposed permutation network can be implemented with the area of 0 546 mm(2) and the frequency of 292 MHz
引用
收藏
页码:270 / 278
页数:9
相关论文
共 50 条
  • [21] A Neural Network-Based Compressive LDPC Decoder Design Over Correlated Noise Channel
    Li, Ying
    Zhang, Baoye
    Tan, Bin
    Wu, Jun
    Hu, Die
    IEEE TRANSACTIONS ON COGNITIVE COMMUNICATIONS AND NETWORKING, 2024, 10 (04) : 1317 - 1326
  • [22] Binary de Bruijn interconnection network for a flexible LDPC/turbo decoder
    Moussa, Hazem
    Baghdadi, Amer
    Jezequel, Michel
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 97 - 100
  • [23] Efficient Network for Non-Binary QC-LDPC Decoder
    Zhang, Chuan
    Sha, Jin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2617 - 2620
  • [24] Low-Complexity Switch Network for Reconfigurable LDPC Decoders
    Oh, Daesun
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (01) : 85 - 94
  • [25] An Energy-Efficient Network-on-Chip-Based Reconfigurable Viterbi Decoder Architecture
    Prasad, N.
    Chakrabarti, Indrajit
    Chattopadhyay, Santanu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3543 - 3554
  • [26] A Novel Combinatorics-Based Reconfigurable Bit Permutation Network and Its Circuit Implementation
    Shan Weiwei
    Chen Xin
    Lu Yinchao
    Li Jie
    CHINESE JOURNAL OF ELECTRONICS, 2015, 24 (03) : 513 - 517
  • [27] A Novel Combinatorics-Based Reconfigurable Bit Permutation Network and Its Circuit Implementation
    SHAN Weiwei
    CHEN Xin
    LU Yinchao
    LI Jie
    ChineseJournalofElectronics, 2015, 24 (03) : 513 - 517
  • [28] A Full Multicast Reconfigurable Non-blocking Permutation Network
    Yuan Hang
    Liu Leibo
    Li Hui
    Yin Shouyi
    Wei Shaojun
    2018 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY (CYBERC 2018), 2018, : 475 - 478
  • [29] NEURAL NETWORK DESIGN OF A BANYAN NETWORK CONTROLLER
    BROWN, TX
    LIU, KH
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1990, 8 (08) : 1428 - 1438
  • [30] Neural network based scheduling for Banyan network with variable-length packets
    Li, S.H.
    Xue, Z.
    Zhu, H.W.
    Pan, L.
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2001, 35 (06): : 866 - 869