Permutation Network for Reconfigurable LDPC Decoder Based on Banyan Network

被引:0
|
作者
Peng, Xiao [1 ]
Chen, Zhixiang [1 ]
Zhao, Xiongxin [1 ]
Maehara, Fumiaki [2 ]
Gotto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Kitakyushu, Fukuoka 8080135, Japan
[2] Waseda Univ, Dept Sci & Engn, Tokyo 1698555, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2010年 / E93C卷 / 03期
关键词
permutation; banyan network; LDPC decode; reconfigurable; HIGH-THROUGHPUT; ARCHITECTURE;
D O I
10.1587/transele.E93.C.270
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the structured quasi-cyclic low-density parity-check (QC-LDPC) codes tor most modern wireless communication systems include multiple code rates, various block lengths. and the corresponding different sizes of submatrices in parity check matrix (PCM), the reconfigurable LDPC decoder is desirable and the permutation network is needed to accommodate any Input number (IN) and shift number (SN) for cyclic shift In this paper we propose a novel permutation network architecture for the reconfigurable QC-LDPC decoders based on Banyan network We prove that Banyan network ha, the nonblocking property or cyclic shift when the IN is power of 2, and give the control signal generating algorithm Through introducing the bypass network, we put forward the nonblocking scheme for any IN and SN In addition, we present the hardware design of the control signal generator. which can greatly reduce the hardware complexity and latency The synthesis results using the TSMC 0 mu m pin library demonstrate that the proposed permutation network can be implemented with the area of 0 546 mm(2) and the frequency of 292 MHz
引用
收藏
页码:270 / 278
页数:9
相关论文
共 50 条
  • [1] High Parallel Variation Banyan Network Based Permutation Network for Reconfigurable LDPC Decoder
    Peng, Xiao
    Chen, Zhixiang
    Zhao, Xiongxin
    Maehara, Fumiaki
    Goto, Satoshi
    21ST IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2010,
  • [2] Generic Permutation Network for QC-LDPC Decoder
    Peng, Xiao
    Zhao, Xiongxin
    Chen, Zhixiang
    Maehara, Fumiaki
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2551 - 2559
  • [3] A High-Parallelism Reconfigurable Permutation Network for IEEE 802.11n\802.16e LDPC Decoder
    Chen, Zhixiang
    Zhao, Xiongxin
    Peng, Xiao
    Zhou, Dajiang
    Goto, Satoshi
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 85 - 88
  • [4] Programmable LDPC decoder for wireless network
    Ryu, Hye-Jin
    Lee, Jong Yeol
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 171 - 174
  • [5] A Network-on-Chip-based turbo/LDPC decoder architecture
    Condo, Carlo
    Martina, Maurizio
    Masera, Guido
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1525 - 1530
  • [6] Banyan Switch Applied for LDPC Decoder FPGA Implementation
    Sulek, Wojciech
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 1 - 6
  • [7] Reconfigurable Decoder for LDPC and Polar Codes
    Yang, Ningyuan
    Jing, Shusen
    Yu, Anlan
    Liang, Xiao
    Zhang, Zaichen
    You, Xiaohu
    Zhang, Chuan
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [8] Reconfigurable shuffle network design in LDPC decoders
    Tang, Jun
    Bhatt, Tejas
    Sundararnurthy, Vishwas
    Parhi, Keshab K.
    IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2006, : 81 - +
  • [9] Reconfigurable and parallelized network coding decoder for VANETs
    Kim, Sunwoo
    Ro, Won W.
    MOBILE INFORMATION SYSTEMS, 2012, 8 (01) : 45 - 59
  • [10] An LDPC Decoder Architecture for Wireless Sensor Network Applications
    Biroli, Andrea Dario Giancarlo
    Martina, Maurizio
    Masera, Guido
    SENSORS, 2012, 12 (02) : 1529 - 1543