Insights into Wideband Fractional All-Digital PLLs for RF Applications

被引:6
|
作者
Temporiti, Enrico [1 ]
Weltin-Wu, Colin [2 ,3 ]
Baldi, Daniele [1 ]
Tonietto, Riccardo [4 ]
Svelto, Francesco [2 ]
机构
[1] STMicroelectronics, Studio Microelettron, Via Ferrata 2, I-27100 Pavia, Italy
[2] Univ Pavia, Dipartimento Elettron, I-27100 Pavia, Italy
[3] Columbia Univ, New York, NY 10027 USA
[4] STMicroelect, F-38019 Grenoble, France
关键词
N PLL; SYNTHESIZER; MODULATION; CONVERTER; LOOP;
D O I
10.1109/CICC.2009.5280921
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technology scaling and large-scale integration make the operating environment increasingly hostile for traditional analog design. In the area of frequency synthesis, All-Digital PLLs (ADPLLs) provide an attractive alternative to conventional PLLs: their wide programmability allows for multi-standard application, and a digital intensive design means easy reconfigurability and shorter design cycles. However, wideband fractional ADPLLs come with a different set of problems, principally in-band spurious tones. Techniques to suppress spurious tones would eliminate a major obstacle for ADPLLs' widespread proliferation into wireless RF applications. In this paper we first describe the evolution from the analog PLL to the divider-less ADPLL, of major interest for RF to date, then develop a model to predict location and level of spurs. Finally, we present a technique for spur reduction by means of digital calibration. Validation is performed through experiments on an ADPLL fabricated in 65nm digital CMOS.
引用
收藏
页码:37 / +
页数:2
相关论文
共 50 条
  • [11] All-Digital Encoders for RF Switch-Mode Power Amplifier Applications
    Xiao, Lu
    Abbasian, Sadegh
    Johnson, Thomas
    [J]. 2014 IEEE 15TH ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE (WAMICON), 2014,
  • [12] All-Digital RF I/Q Modulator
    Alavi, Morteza S.
    Staszewski, Robert Bogdan
    de Vreede, Leo C. N.
    Visweswaran, Akshay
    Long, John R.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (11) : 3513 - 3526
  • [13] Implementation of All-Digital Wideband RF Frequency Synthesizers in 65-nm CMOS Technology
    Rapinoja, Tapio
    Xu, Liangge
    Stadius, Kari
    Ryynanen, Jussi
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1948 - 1951
  • [14] A distributed synchronization of all-digital PLLs network for clock generation in synchronous SOCs
    Shan, Chuan
    Zianbetov, Eldar
    Anceau, Francois
    Billoint, Olivier
    Galayko, Dimitri
    [J]. 2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [15] Design Considerations and FPGA Implementation of a Wideband All-Digital Transmit Beamformer with 50% Fractional Bandwidth
    Pulipati, Sravan
    Ma, Rui
    [J]. PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 1073 - 1076
  • [16] Wideband All-digital Transmitter Based on Multicore DSM
    Cordeiro, R. F.
    Oliveira, Arnaldo S. R.
    Vieira, Jose
    Oliveira e Silva, Tomas
    [J]. 2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [17] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP
    YAMAMOTO, H
    MORI, S
    [J]. ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34
  • [18] A Wideband 2x13-bit All-Digital I/Q RF-DAC
    Alavi, Morteza S.
    Staszewski, Robert Bogdan
    de Vreede, Leo C. N.
    Long, John R.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (04) : 732 - 752
  • [19] Agile All-Digital RF Transceiver Implemented in FPGA
    Cordeiro, R. F.
    Prata, Andre
    Oliveira, Arnaldo S. R.
    Vieira, Jose M. N.
    De Carvalho, N. B.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (11) : 4229 - 4240
  • [20] VHDL simulation and modeling of an all-digital RF transmitter
    Staszewski, RB
    Staszewski, R
    Balsara, PT
    [J]. FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 233 - 238