Insights into Wideband Fractional All-Digital PLLs for RF Applications

被引:6
|
作者
Temporiti, Enrico [1 ]
Weltin-Wu, Colin [2 ,3 ]
Baldi, Daniele [1 ]
Tonietto, Riccardo [4 ]
Svelto, Francesco [2 ]
机构
[1] STMicroelectronics, Studio Microelettron, Via Ferrata 2, I-27100 Pavia, Italy
[2] Univ Pavia, Dipartimento Elettron, I-27100 Pavia, Italy
[3] Columbia Univ, New York, NY 10027 USA
[4] STMicroelect, F-38019 Grenoble, France
关键词
N PLL; SYNTHESIZER; MODULATION; CONVERTER; LOOP;
D O I
10.1109/CICC.2009.5280921
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Technology scaling and large-scale integration make the operating environment increasingly hostile for traditional analog design. In the area of frequency synthesis, All-Digital PLLs (ADPLLs) provide an attractive alternative to conventional PLLs: their wide programmability allows for multi-standard application, and a digital intensive design means easy reconfigurability and shorter design cycles. However, wideband fractional ADPLLs come with a different set of problems, principally in-band spurious tones. Techniques to suppress spurious tones would eliminate a major obstacle for ADPLLs' widespread proliferation into wireless RF applications. In this paper we first describe the evolution from the analog PLL to the divider-less ADPLL, of major interest for RF to date, then develop a model to predict location and level of spurs. Finally, we present a technique for spur reduction by means of digital calibration. Validation is performed through experiments on an ADPLL fabricated in 65nm digital CMOS.
引用
收藏
页码:37 / +
页数:2
相关论文
共 50 条
  • [1] A Fractional Spur Reduction Technique for RF TDC-Based All Digital PLLs
    Wang, Ping-Ying
    Chang, Hsiang-Hui
    Zhan, Jing-Hong Conan
    [J]. ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 422 - 425
  • [2] An All-Digital Built-In Self-Test Technique for Transfer Function Characterization of RF PLLs
    Wang, Ping-Ying
    Chang, Hsiu-Ming
    Cheng, Kwang-Ting
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 359 - 364
  • [3] High-level design flow for all-digital PLLs\
    Dondi, Silvia
    Strandberg, Roland
    Nilsson, Magnus
    Boni, Andrea
    Andreani, Pietro
    [J]. 24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 247 - +
  • [4] Superconducting analog-to-digital conversion for RF all-digital receiver applications
    Sloat, Shoen
    Whitehouse, Harper J.
    [J]. 2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 1380 - 1381
  • [5] An all-digital DFT scheme for testing catastrophic faults in PLLs
    Azaïs, F
    Bertrand, Y
    Renovell, M
    Ivanov, A
    Tabatabaei, S
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (01): : 60 - 67
  • [6] An all-digital universal RF transmitter
    Wagh, P
    Midya, P
    Rakers, P
    Caldwell, J
    Schooler, T
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 549 - 552
  • [7] All-Digital RF Frequency Modulation
    Staszewski, Robert Bogdan
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 426 - 429
  • [8] A Novel Fully Synthesizable All-Digital RF Transmitter for IoT Applications
    Li, Yilei
    Dhwaj, Kirti
    Wong, Chien-Heng
    Du, Yuan
    Du, Li
    Tang, Yiwu
    Shi, Yiyu
    Itoh, Tatsuo
    Chang, Mau-Chung Frank
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (01) : 146 - 158
  • [9] A Wideband All-Digital CMOS RF Transmitter on HDI Interposers With High Power and Efficiency
    Kuo, Nai-Chung
    Yang, Bonjern
    Wang, Angie
    Kong, Lingkai
    Wu, Charles
    Srini, Vason P.
    Alon, Elad
    Nikolic, Borivoje
    Niknejad, Ali M.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (11) : 4724 - 4743
  • [10] Computational Locking: Accelerating Lock-times in All-Digital PLLs
    Rahman, Fahim Ur
    Taylor, Greg F.
    Sathe, Visvesh S.
    [J]. 2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C184 - C185