Comparative Analysis of Negative Capacitance Junctionless and Inversion Mode Transistors for Low Power Applications

被引:0
|
作者
Gupta, Manish [1 ]
Hu, Vita Pi-Ho [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
Negative Capacitance; Junctionless; Inversion Mode; Double Gate; Low Power;
D O I
10.1109/S3S46989.2019.9320675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, through calibrated simulations, comparative analysis of n-type Negative Capacitance (NC) Junctionless (JL) and Inversion Mode (IM) transistor is performed for Low Power (LP) applications. Through systematic metholdology and physical insights, it is highlighted that NC JL device exhbits negative internal gate voltage (V-int) at zero applied external gate bias (V-gs), which is benefical to achieve significantly lower value of off-current (I-off) than NC IM device for LP applications. It is demonstrated that negative V-int in NC JL device can further be utilized to lower the gate workfunction to mid-gap level while achieving the and I-on similar to 1.3 mA/mu m at lower I-off similar to 10 pA/mu m. The work showcases the opportunites to achieve the International Roadmap for Devices and Systems (IRDS) traget at gate length (L-g) of 20 nm and drain bias (V-ds) of 0.1 V for designing LP systems and circuits using NC JL transistor.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] Recent Advances in Negative Capacitance FinFETs for Low-Power Applications: A Review
    Chauhan, Vibhuti
    Samajdar, Dip Prakash
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2021, 68 (10) : 3056 - 3068
  • [32] Exploiting Negative Quantum Capacitance of Carbon Nanotube FETs for Low Power Applications
    Rahaman, Md. Sajjad
    Chowdhury, Masud H.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [33] NEW UNDERSTANDING OF NEGATIVE CAPACITANCE DEVICES FOR LOW-POWER LOGIC APPLICATIONS
    Huang, Qianqian
    Wang, Huimin
    Zhao, Yang
    Yang, Mengxuan
    Liang, Zhongxin
    Zhu, Kunkun
    Huang, Ru
    2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [34] Performance of Junctionless and Inversion-Mode Thin-Film Transistors With Stacked Nanosheet Channels
    Lin, Yu-Ru
    Lin, Yu-Hsien
    Chen, Yu-Fang
    Hsu, Ya-Ting
    Chen, Ya-Han
    Huang, Yu-Hsien
    Wu, Yung-Chun
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 84 - 88
  • [35] Comparative Evaluation of Ferroelectric Negative Capacitance MFMIS and MFIS Transistors for Analog-Radio-Frequency Applications
    Cheng, Tian-Tong
    Li, Qiang
    Yang, Yu-Xi
    Zheng, Zhi-Wei
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 317 - 322
  • [36] Impact of Gaussian Doping Profile and Negative Capacitance Effect on Double-Gate Junctionless Transistors (DGJLTs)
    Mehta, Hema
    Kaur, Harsupreet
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (07) : 2699 - 2706
  • [37] Design and Analysis of Bulk and Junctionless MOSFET Based Circuits for Low Power Applications
    Halder, Saurabh
    Paul, Rahul
    Roy, Swarnil
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 388 - 392
  • [38] Comparative analysis of the accumulation and inversion mode silicon nanowire transistors for an assessment of their biosensing potential
    Chowdhury, Nawshad Ahmed
    Al Hakim, Mohammad Mojammel
    2021 7TH INTERNATIONAL CONFERENCE ON ENGINEERING AND EMERGING TECHNOLOGIES (ICEET 2021), 2021, : 217 - 222
  • [40] Junctionless Composite Transistor for Ultra Low Power Applications
    Kumar, Anand
    Parihar, Mukta Singh
    Kranti, Abhinav
    2014 IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2014,