Comparative Analysis of Negative Capacitance Junctionless and Inversion Mode Transistors for Low Power Applications

被引:0
|
作者
Gupta, Manish [1 ]
Hu, Vita Pi-Ho [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Taoyuan, Taiwan
关键词
Negative Capacitance; Junctionless; Inversion Mode; Double Gate; Low Power;
D O I
10.1109/S3S46989.2019.9320675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, through calibrated simulations, comparative analysis of n-type Negative Capacitance (NC) Junctionless (JL) and Inversion Mode (IM) transistor is performed for Low Power (LP) applications. Through systematic metholdology and physical insights, it is highlighted that NC JL device exhbits negative internal gate voltage (V-int) at zero applied external gate bias (V-gs), which is benefical to achieve significantly lower value of off-current (I-off) than NC IM device for LP applications. It is demonstrated that negative V-int in NC JL device can further be utilized to lower the gate workfunction to mid-gap level while achieving the and I-on similar to 1.3 mA/mu m at lower I-off similar to 10 pA/mu m. The work showcases the opportunites to achieve the International Roadmap for Devices and Systems (IRDS) traget at gate length (L-g) of 20 nm and drain bias (V-ds) of 0.1 V for designing LP systems and circuits using NC JL transistor.
引用
收藏
页数:2
相关论文
共 50 条
  • [11] Steep switching devices for low power applications: negative differential capacitance/resistance field effect transistors
    Ko, Eunah
    Shin, Jaemin
    Shin, Changhwan
    NANO CONVERGENCE, 2018, 5
  • [12] Steep switching devices for low power applications: negative differential capacitance/resistance field effect transistors
    Eunah Ko
    Jaemin Shin
    Changhwan Shin
    Nano Convergence, 5
  • [13] Experimental Comparative Analysis between Junctionless and Inversion Mode Nanowire Transistors down to 10 nm-Long Channel Lengths
    Doria, R. T.
    Trevisoli, R.
    de Souza, M.
    Pavanello, M. A.
    Vinet, M.
    Casse, M.
    Faynot, O.
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [14] Junctionless versus inversion-mode latera semiconductor nanowire transistors
    Veloso, A.
    Matagne, P.
    Simoen, E.
    Kaczer, B.
    Eneman, G.
    Mertens, H.
    Yakimets, D.
    Parvais, B.
    Mocuta, D.
    JOURNAL OF PHYSICS-CONDENSED MATTER, 2018, 30 (38)
  • [15] Improved Process Induced Threshold Voltage Variability in Negative Capacitance Junctionless Transistors
    Ruma, S. R.
    Hu, Vita-Pi Ho
    Gupta, Manish
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 235 - 237
  • [16] Comparison of Ultra Low Power Junctionless and Inversion-Mode FinFETs with Compact Model
    Guo, Zebang
    Wang, Yan
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 212 - 215
  • [17] Fabrication and characterization of ferroelectric junctionless GOI and GeSnOI transistors for low-power applications
    Yuhui Ren
    Jiahan Ke
    Hongxiao Lin
    Xuewei Zhao
    Zhenzhen Kong
    Renrong Liang
    Jun Xu
    Bin Lu
    Yuanhao Miao
    Henry H. Radamson
    Journal of Materials Science: Materials in Electronics, 2025, 36 (2)
  • [18] Sensitivity Analysis and Design of Negative-Capacitance Junctionless Transistor for High-Performance Applications
    Gupta, Manish
    Hu, Vita Pi-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (08) : 4136 - 4143
  • [19] Characteristic Simulation of Hybrid Multilayer Junctionless Field Effect Transistors with Negative Capacitance Effect
    Ma, Jun
    Liu, Chien
    Liu, Wei-Dong
    Hung, Yu-Wen
    Fan, Yu-Chi
    Hsu, Hsiao-Hsuan
    Zheng, Zhi-Wei
    Cheng, Chun-Hu
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 (19) : 89 - 93
  • [20] Reliable and low power Negative Capacitance Junctionless FinFET based 6T SRAM cell
    Kaushal, Shelja
    Rana, Ashwani K.
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 313 - 319