Embedded Vernier TDC with sub-nano second resolution using fractional-N PLL

被引:8
|
作者
Bengtsson, Lars [1 ]
机构
[1] Univ Gothenburg, Dept Phys, Gothenburg, Sweden
关键词
Time-to-digital converter; Phase-locked loop; Vernier; FPGA; Fractional-N PLL; TO-DIGITAL CONVERTER; RING OSCILLATOR TDC; METASTABILITY; CMOS; TIME;
D O I
10.1016/j.measurement.2017.05.038
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A novel implementation technique for Vernier-based time-to-digital converters is reported. It is based on fractional-N phase-locked loops which allows the design of Vernier clocks with very close frequencies. The Vernier registers comparing counter values have been implemented in hardware in order to guarantee minimum detection latency of the moment of coincidence. Two Vernier clocks with close frequencies increment two 24-bit counters in a Cyclone V FPGA. A Vernier TDC with a demonstrated time resolution of 476 ps is reported. It is also established that the time resolution limit that can be achieved with the suggested design is 10 ps. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:48 / 54
页数:7
相关论文
共 50 条
  • [41] A Fractional-N DTC-based ADPLL using path-select multi-delay line TDC and true fractional division technique
    Jin, Zirui
    Hu, Ang
    Shan, Xiaoyu
    Liu, Dongsheng
    Zhang, Chengcheng
    Cui, Jinsong
    Zou, Xuecheng
    MICROELECTRONICS JOURNAL, 2024, 145
  • [42] A Fractional-N Frequency Synthesizer using High-OSR Delta-Sigma Modulator and Nested-PLL
    Park, Pyoungwon
    Park, Dongmin
    Cho, SeongHwan
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [43] A 1.5-GHz Sub-Sampling Fractional-N PLL for Spread-Spectrum Clock Generator in 0.18-μm CMOS
    Lin, Chun-Yu
    Wang, Tun-Ju
    Lin, Tsung-Hsien
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 253 - 256
  • [44] A 0.0043-mm2 0.3-1.2-V Frequency-Scalable Synthesized Fractional-N Digital PLL With a Speculative Dual-Referenced Interpolating TDC
    Lee, Minseob
    Kim, Shinwoong
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 99 - 108
  • [45] A 3.5-6.8-GHz Wide -Bandwidth DTC-Assisted Fractional-N All-Digital PLL With a MASH ΔΣ-TDC for Low In-Band Phase Noise
    Wu, Ying
    Shahmohammadi, Mina
    Chen, Yue
    Lu, Ping
    Staszewski, Robert Bogdan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (07) : 1885 - 1903
  • [46] A 0.4-1.7GHz Wide Range Fractional-N PLL Using a Transition-Detection DAC for Jitter Reduction
    Yun, Jaekwang
    Lee, Sangyoon
    Jeong, Yong-Un
    Jeong, Shin-Hyun
    Kim, Suhwan
    2020 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2020,
  • [47] A Fractional-N Digital LC-PLL Using Coupled Frequency Doubler With Frequency-Tracking Loop for Wireline Applications
    Shin, Dongseok
    Kim, Hyung Seok
    Liu, Chuan-Chang
    Wali, Priya
    Murthy, Savyasaachi Keshava
    Fan, Yongping
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (06) : 1736 - 1748
  • [48] An Automatic Place-and-Routed Two-Stage Fractional-N Injection-Locked PLL Using Soft Injection
    Yang, Dongsheng
    Deng, Wei
    Narayanan, Aravind Tharayil
    Nakata, Kengo
    Siriburanon, Teerachot
    Okada, Kenichi
    Matsuzawa, Akira
    2016 21ST ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2016, : 1 - 2
  • [49] A Calibration-Free Fractional-N Ring PLL Using Hybrid Phase/Current-Mode Phase Interpolation Method
    Nandwana, Romesh Kumar
    Anand, Tejasvi
    Saxena, Saurabh
    Kim, Seong-Joong
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Choi, Woo-Seok
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 882 - 895
  • [50] A Fractional-N Synthesizable PLL Using DTC-Based Multistage Injection With Dithering-Assisted Local Skew Calibration
    Xu, Zule
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (10) : 2979 - 2987