Embedded Vernier TDC with sub-nano second resolution using fractional-N PLL

被引:8
|
作者
Bengtsson, Lars [1 ]
机构
[1] Univ Gothenburg, Dept Phys, Gothenburg, Sweden
关键词
Time-to-digital converter; Phase-locked loop; Vernier; FPGA; Fractional-N PLL; TO-DIGITAL CONVERTER; RING OSCILLATOR TDC; METASTABILITY; CMOS; TIME;
D O I
10.1016/j.measurement.2017.05.038
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A novel implementation technique for Vernier-based time-to-digital converters is reported. It is based on fractional-N phase-locked loops which allows the design of Vernier clocks with very close frequencies. The Vernier registers comparing counter values have been implemented in hardware in order to guarantee minimum detection latency of the moment of coincidence. Two Vernier clocks with close frequencies increment two 24-bit counters in a Cyclone V FPGA. A Vernier TDC with a demonstrated time resolution of 476 ps is reported. It is also established that the time resolution limit that can be achieved with the suggested design is 10 ps. (C) 2017 Elsevier Ltd. All rights reserved.
引用
收藏
页码:48 / 54
页数:7
相关论文
共 50 条
  • [21] A FIR-Embedded Phase Interpolator Based Noise Filtering for Wide-Bandwidth Fractional-N PLL
    Jee, Dong-Woo
    Suh, Yunjae
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (11) : 2795 - 2804
  • [22] An In-Band Noise Filtering 32-tap FIR-Embedded ΔΣ Digital Fractional-N PLL
    Lee, Jong Mi
    Jee, Dong-Woo
    Kim, Byungsub
    Park, Hong-June
    Sim, Jae-Yoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2015, 15 (03) : 342 - 348
  • [23] A 3.6 GHz Fractional-N Digital PLL Using SAR-ADC-Based TDC with-110 dBc/Hz In-Band Phase Noise
    Xu, Zule
    Miyahara, Masaya
    Matsuzawa, Akira
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 321 - 324
  • [24] A Wide Spreading Range Programmable Spread Spectrum Clock Generator Using a ΣΔ Fractional-N PLL
    El Kholy, Ahmed
    Mokhtar, Ahmed
    El Ghitany, Fadi
    Badawy, Ahmed
    Essawy, Ahmed
    Naguib, Ahmed
    Ismail, Ahmed
    Ahmed, Ayman
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 45 - +
  • [25] A spread-spectrum clock generator using fractional-N PLL with an extended range ΣΔ modulator
    Hsieh, Yi-Bin
    Kao, Yao-Huang
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (06) : 851 - 857
  • [26] New suppression scheme of ΔΣ Fractional-N spurs for PLL synthesizers using analog phase detectors
    Tajima, K
    Hayashi, R
    Takagi, T
    2005 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM, VOLS 1-4, 2005, : 1183 - 1186
  • [27] Frequency and phase difference control using fractional-N PLL synthesizers by composition of control data
    Tajima, Kenichi
    Hayashi, Ryoji
    Isota, Yoji
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2007, 55 (12) : 2832 - 2838
  • [28] A 2.8-3.2-GHz Fractional-N Digital PLL With ADC-Assisted TDC and Inductively Coupled Fine-Tuning DCO
    Yao, Chih-Wei
    Willson, Alan N., Jr.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 698 - 710
  • [29] Sub-Nano Resolution Static Strain Fiber Sensor Using a Novel Sideband Interrogation Technique
    Liu, Qingwen
    He, Zuyuan
    Tokunaga, Tomochika
    Hotate, Kazuo
    2011 IEEE PHOTONICS CONFERENCE (PHO), 2011, : 927 - +
  • [30] Multi-Phase Sub-Sampling Fractional-N PLL with Soft Loop Switching for Fast Robust Locking
    Liao, Dongyi
    Dai, Fa Foster
    Nauta, Bram
    Klumperink, Eric
    2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,