A 2nd-order Delta Sigma AD Modulator using Dynamic Amplifier and Dynamic SAR Quantizer

被引:0
|
作者
Pan, Chunihui [1 ]
San, Hao [1 ]
Shibata, Tsugumichi [1 ]
机构
[1] Tokyo City Univ, Setagaya Ku, Tamazutsumi 1-28-1, Tokyo 1588557, Japan
关键词
Multi-bit Delta Sigma modulator; Ring amplifier; Dynamic comparator;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A proof-of-concept Delta Sigma AD modulator using dynamic analog components is designed and fabricated in 90nm CMOS technology. The measurement results of an experimental prototype demonstrate the feasibility of the proposed switched-capacitor (SC) architecture to realize a 2nd-order Delta Sigma AD modulator with ring amplifier based integrators and dynamic comparator based successive approximation register (SAR) quantizer. The integrators in the modulator are realized by ring amplifier without static current. Multi-bit quantizer and analog adder in the feedforward modulator is realized by a passive-adder embedded SAR analog-to-digital converter (ADC) which consists of capacitor array and a dynamic comparator. The dynamic comparator does not dissipate static power when a pre-amplifier is not used. Measurement results of peak SNDR=77.51dB and SNR=80.08dB are achieved while a sinusoid -1dBFS input is sampled at 12MS/s for the bandwidth is BW=94kHz. The total analog power consumption of the modulator is 0.37mW while the supply voltage is 1.1V.
引用
收藏
页码:528 / 532
页数:5
相关论文
共 50 条
  • [31] A Low-Power, CT Sigma-Delta Modulator With a 2b/cycle SAR Quantizer
    Lv, Lishan
    Li, Qiang
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 845 - 848
  • [32] A 120dB SNDR Audio Sigma-Delta Modulator with an Asynchronous SAR Quantizer
    Ye, Yafei
    Liu, Liyuan
    Li, Jiangyuan
    Li, Dongmei
    Wang, Zhihua
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2357 - 2360
  • [33] A Delta-Sigma Modulator with UPWM Quantizer for Digital Audio Class-D Amplifier
    Kuo, Chien-Hung
    Liou, Yu-Jie
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 293 - 297
  • [34] VARIATIONAL CALCULATION OF DYNAMIC 2ND-ORDER SUSCEPTIBILITIES
    SVENDSEN, EN
    WILLAND, CS
    ALBRECHT, AC
    JOURNAL OF CHEMICAL PHYSICS, 1985, 83 (11): : 5760 - 5763
  • [35] Optimise the dynamic range of a sigma-delta modulator
    Zhang, J
    Brennan, PV
    Jiang, D
    Smith, PD
    Vinogradova, E
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2004, : 375 - 378
  • [36] Delta-sigma modulator using a resonant-tunneling diode quantizer
    Mutoh, M
    Fukuyama, H
    Itoh, T
    Enoki, T
    Shibata, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05): : 1219 - 1221
  • [37] A Novel Multi-Bit Sigma-Delta Modulator using an Integrating SAR Noise-Shaped Quantizer
    Garvi, Ruben
    Prefasi, Enrique
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 809 - 812
  • [38] A Low-Power 2nd-order CT ΔΣ Modulator with a Single Operational Amplifier
    Radjen, Dejan
    Andreani, Pietro
    Anderson, Martin
    Sundstrom, Lars
    2013 NORCHIP, 2013,
  • [39] EFFECT OF INITIAL CONDITIONS ON LIMIT-CYCLE PERFORMANCE OF 2ND-ORDER SAMPLED DATA SIGMA-DELTA MODULATOR
    BRIDGETT, N
    LEWIS, CP
    ELECTRONICS LETTERS, 1990, 26 (12) : 817 - 819
  • [40] A VCO-Based 2nd-Order Continuous Time Sigma-Delta Modulator for Current-Sensing Systems
    Hsieh, Yi-Ting
    Chang, Shih-Shuo
    Lee, Hao-Yun
    Chen, Ju-Yi
    Lee, Shuenn-Yuh
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2576 - 2579