High-performance embedded architecture and compilation roadmap

被引:0
|
作者
De Bosschere, Koen
Luk, Wayne
Martorell, Xavier
Navarro, Nacho
O'Boyle, Mike
Pnevmatikatos, Dionisios
Ramirez, Alex
Sainrat, Pascal
Seznec, Andre
Stenstrom, Per
Temam, Olivier
机构
关键词
HiPEAC; roadmap; single core architecture; multi-core architecture; interconnection networks; programming models and tools; compilation; run-time systems; benchmarking; simulation and system modelling; reconfigurable computing; real-time systems;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the key deliverables of the EU HiPEAC FP6 Network of Excellence is a roadmap on high-performance embedded architecture and compilation - the HiPEAC Roadmap for short. This paper is the result of the roadmapping process that took place within the HiPEAC community and beyond. It concisely describes the key research challenges ahead of us and it will be used to steer the HiPEAC research efforts. The roadmap, details several of the key challenges that need to be tackled in the coming decade, in order to achieve scalable performance in multi-core systems, and in order to make them a practical mainstream technology for high-performance embedded systems. The HiPEAC roadmap is organized around 10 central themes: (i) single core architecture, (ii) multi-core architecture, (iii) interconnection networks, (iv) programming models and tools, (v) compilation, (vi) run-time systems, (vii) benchmarking, (viii) simulation and system modeling, (ix) reconfigurable computing, and (x) real-time systems. Per theme, a list of challenges is identified. In total 55 key challenges are listed in this roadmap. The list of challenges can serve as a valuable source of reference for researchers active in the field, it can help companies building their own R&D roadmap, and - although not intended as a tutorial document - it can even serve as an introduction to scientists and professionals interested in learning about high-performance embedded architecture and compilation.
引用
收藏
页码:5 / 29
页数:25
相关论文
共 50 条
  • [31] Router Architecture for High-Performance NoCs
    Carara, Everton
    Calazans, Ney
    Moraes, Fernando
    [J]. SBCCI2007: 20TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, 2007, : 111 - 116
  • [32] FUTURE ARCHITECTURE OF HIGH-PERFORMANCE WORKSTATIONS
    FARBER, G
    [J]. MICROPROCESSING AND MICROPROGRAMMING, 1987, 21 (1-5): : 7 - 14
  • [33] An alternative architecture for high-performance display
    Corrigan, RW
    Lang, BR
    LeHoty, DA
    Alioshin, PA
    [J]. SMPTE JOURNAL, 2000, 109 (07): : 568 - 572
  • [34] On tools for modeling high-performance embedded systems
    Nambiar, A
    Chaudhary, V
    [J]. EMBEDDED AND UBIQUITOUS COMPUTING - EUC 2005, 2005, 3824 : 360 - 370
  • [35] High-performance ROM design for embedded applications
    Hu, L
    Shao, Z
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 494 - 497
  • [36] An embedded processor: Is it ready for high-performance computing?
    Arakawa, F.
    [J]. INNOVATIVE ARCHITECTURE FOR FUTURE GENERATION HIGH-PERFORMANCE PROCESSORS AND SYSTEMS, 2007, : 101 - 109
  • [37] MICROPROCESSORS KOMDIV FOR HIGH-PERFORMANCE EMBEDDED SYSTEMS
    Bobkov, S. G.
    [J]. INFORMATION TECHNOLOGY IN INDUSTRY, 2019, 7 (03): : 5 - 9
  • [38] High-performance timing simulation of embedded software
    Schnerr, Juergen
    Bringmann, Oliver
    Viehl, Alexander
    Rosenstiel, Wolfgang
    [J]. 2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 290 - +
  • [39] High-performance embedded morphological wavelet coding
    Lazzaroni, F
    Leonardi, R
    Signoroni, A
    [J]. IEEE SIGNAL PROCESSING LETTERS, 2003, 10 (10) : 293 - 295
  • [40] An Evaluation of High-Performance Embedded Processing on MPPAs
    Zain-ul-Abdin
    Svensson, Bertil
    [J]. 2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 235 - 235