Novel Approach to Design DPL-based Ternary Logic Circuits

被引:0
|
作者
Singh, Narendra Deo [1 ]
Singh, Rakesh Kumar [1 ]
Raj, Rahul [1 ]
Jyoti, Shivam [1 ]
Saha, Aloke [1 ]
机构
[1] Dr BC Roy Engn Coll, Dept Elect & Commun Engn, Durgapur, India
关键词
Double Pass-transistor Logic (DPL); hot-spot; Interconnect complexity; Ternary logic; Wave-pipelining;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Present paper introduces a novel strategy to design Double Pass-transistor Logic (DPL) based Ternary (base-3) logic circuit in favour of wave-pipelined applications. Ternary can be a feasible candidate to replace conventional binary (base-2) number system due to faster computation, reduced interconnect complexity, reduced fan-in/fan-out, less storage requirement and so on. Careful design with proper coarse and fine tuning of wave-pipelined circuit can improve the overall performance and reliability of digital SOC. DPL is a favourable candidate for wave-pipelining and is employed in this work. Ternary digit ("trit") value "0", "1" and "2" are coded with 0 V, 0.9 V and 1.8 V respectively. In order to validate proposed strategy the 2-input TXOR, TAND and TOR circuits are designed and the simulation results are verified. Speed-power performance of designed circuit is recorded. All the simulations are carried out on TSMC 0.18 mu m CMOS technology with 1.8 V supply rail and at 25 degrees C temperature using Tanner EDA.V13.
引用
收藏
页码:631 / 635
页数:5
相关论文
共 50 条
  • [1] DPL-based novel Binary-to-ternary converter on CMOS technology
    Saha, Aloke
    Pal, Dipankar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 92 : 69 - 73
  • [2] DPL-based novel time equalized CMOS ternary-to-binary converter
    Saha, Aloke
    Pal, Dipankar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (03) : 431 - 443
  • [3] DPL-Based Novel 1-Trit Ternary Half-Subtractor
    Raj, Rahul
    Singh, Rakesh Kumar
    Singh, Narendra Deo
    Kumar, Saubhik
    Saha, Aloke
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, DEVICES AND COMPUTING, 2020, 602 : 185 - 192
  • [4] Design And Novel Approach For Ternary And Quaternary Logic Circuits
    Mahesh, R. N. Uma
    Sudeep, J.
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1224 - 1227
  • [5] DPL-based novel CMOS 1-Trit Ternary Full-Adder
    Saha, Aloke
    Singh, Rakesh Kumar
    Gupta, Pragya
    Pal, Dipankar
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2021, 108 (02) : 218 - 236
  • [6] Novel Design Methodologies for CNFET-Based Ternary Sequential Logic Circuits
    Gadgil, Sharvani
    Vudadha, Chetan
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2022, 21 : 289 - 298
  • [7] Design of Encoder for Ternary Logic Circuits
    Saidutt, Viswa P.
    Srinivas, V
    Phaneendra, Sai P.
    Muthukrishnan, Moorthy N.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 85 - 88
  • [8] A review on the design of ternary logic circuits*
    Wang, Xiao-Yuan
    Dong, Chuan-Tao
    Wu, Zhi-Ru
    Cheng, Zhi-Qun
    CHINESE PHYSICS B, 2021, 30 (12)
  • [9] Design Methodologies for Ternary Logic Circuits
    Vudadha, Chetan
    Srinivas, M. B.
    2018 IEEE 48TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2018), 2018, : 192 - 197
  • [10] A review on the design of ternary logic circuits
    王晓媛
    董传涛
    吴志茹
    程知群
    Chinese Physics B, 2021, (12) : 691 - 702