Low-Power Logic Design Based on Gate Driving Way Considering Interconnections Capacitances

被引:0
|
作者
Brzozowski, Ireneusz [1 ]
Kos, Andrzej [1 ]
机构
[1] AGH Univ Sci & Technol, Dept Elect, Krakow, Poland
关键词
Low-power logic design; interconnections; gate placement; chip design; gate driving way; REDUCTION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents design method of low-power integrated circuits based on information on primary inputs vectors changes, considering interconnections in real chip. The tested chip, which includes 32 digital circuits, was designed in CMOS AMS 0.35 mu m technology. Taking advantage of gate driving way - the reason of a gate switching - two-level logic functions were synthesized for low-power. Previously developed design methods: proper choosing of a function cover, and 2-level circuit transformation into 3-level, have been modified. So now interconnection capacitance is evaluated and taken into consideration during logic synthesis. Additionally some post layout simulations were done for verification.
引用
收藏
页码:450 / 455
页数:6
相关论文
共 50 条
  • [41] High-speed and low-power operation of a resonant tunneling logic gate MOBILE
    Maezawa, K
    Matsuzaki, H
    Yamamoto, M
    Otsuji, T
    IEEE ELECTRON DEVICE LETTERS, 1998, 19 (03) : 80 - 82
  • [42] Full-Swing Gate Diffusion Input logic-Case-study of low-power CLA adder design
    Morgenshtein, Arkadiy
    Yuzhaninov, Viacheslav
    Kovshilovsky, Alexey
    Fish, Alexander
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (01) : 62 - 70
  • [43] Design of Video Display Driving System for Low-power Electrowetting Display
    Chen Zhe-liang
    Lin Shan-ling
    Lin Zhi-xian
    Liao Qin-kai
    Li Tian-tian
    Tang Biao
    ACTA PHOTONICA SINICA, 2020, 49 (02)
  • [44] LOW-POWER DESIGN
    HINES, J
    KO, U
    MEIER, SE
    NAPPER, S
    PEDRAM, M
    ROY, K
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (04): : 84 - 90
  • [45] Design and Simulation of Low-Power Logic Gates Based on Nanoscale Side-Contacted FED
    Touchaei, Behnam Jafari
    Manavizadeh, Negin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (01) : 306 - 311
  • [46] Low-power design
    Roy, K
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 323 - 323
  • [47] On the Design of New Low-Power CMOS Standard Ternary Logic Gates
    Doostaregan, Akbar
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 115 - 120
  • [48] Single-ended pass transistor logic for low-power design
    Munteanu, Mihai
    Bogdan, Istvan
    Ivey, Peter
    Powell, Neil
    Psilogeorgopoulos, Marios
    Seed, Luke
    Chuang, Tzung Shiun
    Conference Record of the Asilomar Conference on Signals, Systems and Computers, 1999, 1 : 364 - 368
  • [49] Low-power design based on ODTM Technique
    Thirumurugan, P.
    Sasikuma, S.
    Jeevanantham, V.
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 771 - 775
  • [50] Superconductor Logic Goes Low-Power
    Courtland, Rachel
    IEEE SPECTRUM, 2011, 48 (07) : 18 - 20