Low-Power Logic Design Based on Gate Driving Way Considering Interconnections Capacitances

被引:0
|
作者
Brzozowski, Ireneusz [1 ]
Kos, Andrzej [1 ]
机构
[1] AGH Univ Sci & Technol, Dept Elect, Krakow, Poland
关键词
Low-power logic design; interconnections; gate placement; chip design; gate driving way; REDUCTION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents design method of low-power integrated circuits based on information on primary inputs vectors changes, considering interconnections in real chip. The tested chip, which includes 32 digital circuits, was designed in CMOS AMS 0.35 mu m technology. Taking advantage of gate driving way - the reason of a gate switching - two-level logic functions were synthesized for low-power. Previously developed design methods: proper choosing of a function cover, and 2-level circuit transformation into 3-level, have been modified. So now interconnection capacitance is evaluated and taken into consideration during logic synthesis. Additionally some post layout simulations were done for verification.
引用
收藏
页码:450 / 455
页数:6
相关论文
共 50 条
  • [1] Low-power logic design based on gate driving way considering interconnections capacitances
    Brzozowski, Ireneusz
    Kos, Andrzej
    PRZEGLAD ELEKTROTECHNICZNY, 2010, 86 (11A): : 102 - 106
  • [2] Low-Power Null Convention Logic Design Based On Modified Gate Diffusion Input Technique
    Metku, Prashanthi
    Seva, Ramu
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 21 - 22
  • [3] Low-Power Null Convention Logic Multiplier Design Based On Gate Diffusion Input Technique
    Metku, Prashanthi
    Kim, Kyung Ki
    Kim, Yong-Bin
    Choi, Minsu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 233 - 234
  • [4] Low-power optical logic gate in a silicon waveguide
    Zhao, Yun
    Lombardo, David
    Mathews, Jay
    Agha, Imad
    2017 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2017,
  • [5] Considering the alternatives in low-power design
    Stouraitis, T.
    Paliouras, V.
    IEEE Circuits and Devices Magazine, 2001, 17 (04): : 23 - 29
  • [6] Scalable Low-Power Skyrmionic Logic Gate Library
    Cheghabouri, Arash Mousavi
    Yagan, Rawana
    Onbasli, Mehmet C.
    ADVANCED THEORY AND SIMULATIONS, 2024, 7 (08)
  • [7] Low-power CMOS threshold-logic gate
    Avedillo, MJ
    Quintana, JM
    Rueda, A
    Jimenez, E
    ELECTRONICS LETTERS, 1995, 31 (25) : 2157 - 2159
  • [8] A low-power reconfigurable logic array based on double-gate transistors
    Beckett, Paul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (02) : 115 - 123
  • [9] A low-power adiabatic CAM based on dual transmission gate adiabatic logic
    Zhang, Sheng
    Hu, Jianping
    Dai, Jing
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 134 - 137
  • [10] Analytical modeling of the suspended-gate FET and design insights for low-power logic
    Akarvardar, Kerem
    Eggimann, Christoph
    Tsamados, Dirnitrios
    Chauhan, Yogesh Singh
    Wan, Gordon C.
    Lonescu, Adrian Mihai
    Howe, Roger T.
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 48 - 59