Fully utilized and low memory-bandwidth architecture design of variable block-size motion estimation for H.264/AVC

被引:0
|
作者
Chen, Liang-Bin [1 ]
Zhang, Yi-Zhen [1 ]
Xu, Chao [1 ]
机构
[1] Peking Univ, Natl Lab Machine Percept, No 5,Yiheyuan Rd, Beijing 100871, Peoples R China
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, we present a novel VLSI architecture for Variable Block Size Motion Estimation (VBSME) which not only enhances the PE utilization to 100% but also reduces the memory bandwidth to 1%similar to 25% of the former designs with the same chip size. Based on a 16 X 31 Search Area Register Array (SARA) to buffer 16 rows of Search Area so as to increase the data reusability and two 16X 16 Current Block Register Arrays (CBRA) for ping-pong mode, the design allows serial data input and parallel data processing. At the same time, it solves the problem of current block switch in all conditions. Our design was implemented by Synopsys Design Compiler with SMIC 0.18 cell library. Under a clock frequency of 200MHz, the architecture allows real-time processing of D1 (720 X 480) @ 30fps in a search range of [-32,+31] horizontally and vertically with 123.1k gates.
引用
收藏
页码:1028 / +
页数:2
相关论文
共 50 条
  • [21] Fully Utilized and Low Design Effort Architecture for H.264/AVC Intra Predictor Generation
    Huang, Yiqing
    Liu, Qin
    Ikenaga, Takeshi
    [J]. ADVANCES IN MULTIMEDIA MODELING, PROCEEDINGS, 2010, 5916 : 737 - 742
  • [22] A Low-Power VLSI Implementation for Variable Block Size Motion Estimation in H.264/AVC
    Li, Peng
    Tang, Hua
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2972 - 2975
  • [23] Fast predictive variable-block-size motion estimation for H.264/AVC
    Yang, Z
    Bu, JJ
    Chen, C
    Li, X
    [J]. 2005 IEEE International Conference on Multimedia and Expo (ICME), Vols 1 and 2, 2005, : 354 - 357
  • [24] AN ADAPTIVE COMPUTATION-AWARE ALGORITHM FOR MULTI-FRAME VARIABLE BLOCK-SIZE MOTION ESTIMATION IN H.264/AVC
    Jakubowski, Mariusz
    Pastuszak, Grzegorz
    [J]. SIGMAP 2009: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS, 2009, : 122 - +
  • [25] An efficient VLSI architecture for full-search variable block size motion estimation in H.264/AVC
    Pyen, Seung-Man
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    [J]. ADVANCES IN MULTIMEDIA MODELING, PT 2, 2007, 4352 : 41 - +
  • [26] An efficient hardware architecture for full-search variable block size motion estimation in H.264/AVC
    Pyen, Seung-Man
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    Goto, Satoshi
    [J]. Advances in Visual Computing, Pt 2, 2006, 4292 : 554 - 563
  • [27] Architecture design of low power integer motion estimation for H.264/AVC
    Chen, Tung-Chien
    Chen, Yu-Han
    Tsai, Sung-Fang
    Chen, Liang-Gee
    [J]. 2006 IEEE International Conference on Acoustics, Speech and Signal Processing, Vols 1-13, 2006, : 3351 - 3354
  • [28] An efficient VLSI architecture for H.264 variable block size motion estimation
    Ou, CM
    Le, CF
    Hwang, WJ
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (04) : 1291 - 1299
  • [29] High Speed Architecture for Variable Block Size Motion Estimation in H.264
    Jayakrishnan, P.
    Niyas, R. Mohamed
    Maillikarjun, Kittur Harish
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 131 - 134
  • [30] Fast variable block-size motion estimation algorithms based on merge and split procedures for H.264/MPEG-4 AVC
    Zhou, Z
    Sun, MT
    Hsu, YF
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 725 - 728