Characterization and Modeling of 28-nm Bulk CMOS Technology Down to 4.2 K

被引:107
|
作者
Beckers, Arnout [1 ]
Jazaeri, Farzan [1 ]
Enz, Christian [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Integrated Circuits Lab, CH-2000 Neuchatel, Switzerland
来源
基金
欧盟地平线“2020”;
关键词
28 nm bulk CMOS; cryo-CMOS; subthreshold swing; freeze-out; cryoelectronics; cryogenic; interface charge traps; MOS transistor modeling; slope factor; 4.2; K; FREEZE-OUT; INTERFACE; MOSFETS; DEVICES; PERFORMANCE; TRANSISTORS; GATE;
D O I
10.1109/JEDS.2018.2817458
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an experimental investigation, compact modeling, and low-temperature physics-based modeling of a commercial 28-nm bulk CMOS technology operating at cryogenic temperatures. The physical and technological parameters are extracted at 300, 77, and 4.2K from dc measurements made on various geometries. The simplified-EKV compact model is used to accurately capture the dc characteristics of this technology down to 4.2K and to demonstrate the impact of cryogenic temperatures on the essential analog figures-of-merit. A new body-partitioning methodology is then introduced to obtain a set of analytical expressions for the electrostatic profile and the freeze-out layer thickness in field-effect transistors operating from deep-depletion to inversion. The proposed physics-based model relies on the drift-diffusion transport mechanism to obtain the drain current and subthreshold swing, and is validated with the experimental results. This model explains the degradation in subthreshold swing at deep-cryogenic temperatures by the temperature-dependent occupation of interface charge traps. This leads to a degradation of the theoretical limit of the subthreshold swing at deep-cryogenic temperatures.
引用
收藏
页码:1007 / 1018
页数:12
相关论文
共 50 条
  • [41] Recent developments in the IGNITE project on front-end design in CMOS 28-nm technology
    Cadeddu, Sandro
    Cossu, Gian Matteo
    Frontini, Luca
    Lai, Adriano
    Liberali, Valentino
    Piccolo, Lorenzo
    Stabile, Alberto
    [J]. JOURNAL OF INSTRUMENTATION, 2024, 19 (01)
  • [42] Single-Event Transient Sensitivity Evaluation of Clock Networks at 28-nm CMOS Technology
    Wang, H. -B.
    Mahatme, N.
    Chen, L.
    Newton, M.
    Li, Y. -Q.
    Liu, R.
    Chen, M.
    Bhuva, B. L.
    Lilja, K.
    Wen, S. -J.
    Wong, R.
    Fung, R.
    Baeg, S.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (01) : 385 - 391
  • [43] A 390-GHz Outphasing Transmitter in 28-nm CMOS
    Standaert, Alexander
    Reynaert, Patrick
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) : 2703 - 2713
  • [44] A Cryo-CMOS Voltage Reference in 28-nm FDSOI
    Yang, Yuanyuan
    Das, Kushal
    Moini, Alireza
    Reilly, David J.
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 186 - 189
  • [45] A TDC With Integrated Snapshot Circuit and Calibration in 28-nm CMOS
    Lauber, Tim
    Wang, Lantao
    Bastl, Johannes
    Vohl, Kenny
    Wunderlich, Ralf
    Heinen, Stefan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1581 - 1585
  • [46] Wideband 28-nm CMOS Variable-Gain Amplifier
    Asgari, Vahid
    Belostoiski, Leonid
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (01) : 37 - 47
  • [47] W-band phase shifter in 28-nm CMOS
    Vahdati, Ali
    Parveg, Dristy
    Varonen, Mikko
    Karkkainen, Mikko
    Karaca, Denizhan
    Halonen, Kari A. I.
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 84 (03) : 399 - 408
  • [48] W-band phase shifter in 28-nm CMOS
    Ali Vahdati
    Dristy Parveg
    Mikko Varonen
    Mikko Kärkkäinen
    Denizhan Karaca
    Kari A. I. Halonen
    [J]. Analog Integrated Circuits and Signal Processing, 2015, 84 : 399 - 408
  • [49] 28-nm Bulk and FDSOI Cryogenic MOSFET (Invited Paper)
    Beckers, Arnout
    Jazaeri, Farzan
    Enz, Christian
    [J]. PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 45 - 46
  • [50] A 0.63 pJ/bit Fully-Digital BPSK Demodulator for US-powered IMDs downlink in a 28-nm bulk CMOS technology
    Privitera, Marco
    Ballo, Andrea
    Grasso, Alfio Dario
    [J]. PRIME 2022: 17TH INTERNATIONAL CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2022, : 29 - 32