A 0.6 mW/Gb/s, 6.4-7.2 Gb/s Serial Link Receiver Using Local Injection-Locked Ring Oscillators in 90 nm CMOS

被引:44
|
作者
Hu, Kangmin [1 ]
Jiang, Tao [1 ]
Wang, Jingguang [1 ]
O'Mahony, Frank [2 ]
Chiang, Patrick Yin [1 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Injection-locked oscillator; receiver; serial link; CLOCK DISTRIBUTION; PHASE NOISE; LOCKING; LC; JITTER; CDR;
D O I
10.1109/JSSC.2010.2040116
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a quad-lane, 6.4-7.2 Gb/s serial link receiver prototype using a forwarded clock architecture. A novel phase deskew scheme using injection-locked ring oscillators (ILRO) is proposed that achieves greater than one UI of phase shift for multiple clock phases, eliminating phase rotation and interpolation required in conventional architectures. Each receiver, optimized for power efficiency, consists of a low-power linear equalizer, four offset-cancelled quantizers for 1:4 demultiplexing, and an injection-locked ring oscillator coupled to a low-voltage swing, global clock distribution. Measurement results show a 6.4-7.2 Gb/s data rate with BER < 10(-12) across 14 cm of PCB, and also an 8.0 Gb/s data rate through 4 cm of PCB. Designed in a 1.2 V, 90 nm CMOS process, the ILRO achieves a wide tuning range from 1.6-2.6 GHz. The total area of each receiver is 0.0174 mm(2), resulting in a measured power efficiency of 0.6 mW/Gb/s.
引用
收藏
页码:899 / 908
页数:10
相关论文
共 50 条
  • [31] A 12.5 Gb/s 1.38 mW Inverter-Based Optical Receiver in 28 nm CMOS
    Yan, Peng
    Hong, Chaerin
    Chang, Po-Hsuan
    Kang, Hyungryul
    Annabattuni, Dedeepya
    Kumar, Ankur
    Fan, Yang-Hang
    Liu, Ruida
    Rady, Ramy
    Palermo, Samuel
    2022 IEEE 65TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS 2022), 2022,
  • [32] An 8 Gb/s-64 Mb/s, 2.3-4.2 mW/Gb/s Burst-Mode Transmitter in 90 nm CMOS
    Talegaonkar, Mrunmay
    Elshazly, Amr
    Reddy, Karthikeyan
    Prabha, Praveen
    Anand, Tejasvi
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (10) : 2228 - 2242
  • [33] A 19Gb/s 38mW 1-Tap Speculative DFE Receiver in 90nm CMOS
    Turker, Didem Z.
    Rylyakov, Alexander
    Friedman, Daniel
    Gowda, Sudhir
    Sanchez-Sinencio, Edgar
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 216 - +
  • [34] A CMOS 3.2 GB/s Serial Link Transceiver, Using PWM and PAM Scheme
    Ghaderi, Nooshin
    Hadidi, Khayrollah
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 205 - 208
  • [35] A CMOS 3.2 Gb/s serial link transceiver, using a new PWAM scheme
    Noushin Ghaderi
    Khayrollah Hadidi
    Abdollah Khoei
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 421 - 432
  • [36] A CMOS 3.2 Gb/s serial link transceiver, using a new PWAM scheme
    Ghaderi, Noushin
    Hadidi, Khayrollah
    Khoei, Abdollah
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (03) : 421 - 432
  • [37] A DC-to-12.5 Gb/s 9.76 mW/Gb/s All-Rate CDR With a Single LC VCO in 90 nm CMOS
    Yoon, Jong-Hyeok
    Kwon, Soon-Won
    Bae, Hyeon-Min
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (03) : 856 - 866
  • [38] A 4.8-6.4-Gb/s serial link for backplane applications using decision feedback equalization
    Balan, V
    Caroselli, J
    Chern, JG
    Chow, C
    Dadi, R
    Desai, C
    Fang, L
    Hsu, D
    Joshi, P
    Kimura, H
    Liu, CY
    Pan, TW
    Park, R
    You, C
    Zeng, Y
    Zhang, E
    Zhong, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) : 1957 - 1967
  • [39] 40-Gb/s optical clock recovery using an injection-locked optoelectronic oscillator
    Tsuchida, H
    Suzuki, M
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2005, 17 (01) : 211 - 213
  • [40] A 60Gb/s 173mW Receiver Frontend in 65nm CMOS Technology
    Han, Jaeduk
    Lu, Yue
    Sutardja, Nicholas
    Jung, Kwangmo
    Alon, Elad
    2015 SYMPOSIUM ON VLSI CIRCUITS (VLSI CIRCUITS), 2015,