Phase-Change Memory: Feasibility of Reliable Multilevel-cell Storage and Retention at Elevated Temperatures

被引:0
|
作者
Stanisaljevic, Milos [1 ]
Athmanathan, Aravinthan [1 ]
Papandreou, Nikolaos [1 ]
Pozidis, Haralampos [1 ]
Eleftheriou, Evangelos [1 ]
机构
[1] IBM Res Zurich, CH-8803 Ruschlikon, Switzerland
关键词
Phase-change memory (PCM); multilevel-cell (MLC) storage; non-volatile memories (NVM); drift; endurance; readout metric;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel-cell (MLC) storage is a typical way for achieving higher capacity and thus lower cost per bit in memory technologies. In phase-change memory (PCM) MLC storage is seriously hampered by the phenomenon of resistance drift and the impact of temperature. Drift and temperature resilience is achieved through the use of a specific non-resistance-based cell-state metric. A statistical experimental characterization of PCM test devices in the presence of drift and at elevated temperatures is performed, and I-V characteristics are measured. The comparison of conventional resistance and a new enhanced (eM) metric demonstrates for the first time that reliable 2 bits/cell storage and subsequent data retention can be achieved in PCM cell arrays in the presence of temperature variation of the 50 degrees C magnitude. This development opens up the possibility for practical MLC storage in PCM chips.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Possibility of Freely Achievable Multilevel Storage of Phase-Change Memory by Staircase-Shaped Pulse Programming
    Yin, You
    Noguchi, Tomoyuki
    Hosaka, Sumio
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (10)
  • [32] Random-Access Multilevel Storage in Phase-Change Memory by Staircase-Like Pulse Programming
    Kobayashi, Ryota
    Noguchi, Tomoyuki
    Yin, You
    Hosaka, Sumio
    SILICON SCIENCE AND ADVANCED MICRO-DEVICE ENGINEERING II, 2012, 497 : 111 - 115
  • [33] Numerical simulation of RESET operation for multilevel storage in phase change memory cell
    Xie Zi-Jian
    Hu Zuo-Qi
    Wang Yu-Hui
    Zhao Xu
    ACTA PHYSICA SINICA, 2012, 61 (10)
  • [34] Evolution of Phase-Change Memory for the Storage-Class Memory and Beyond
    Kim, Taehoon
    Lee, Seungyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) : 1394 - 1406
  • [35] A Retention-Aware Multilevel Cell Phase Change Memory Program Evaluation Metric
    Khwa, Win-San
    Chang, Meng-Fan
    Wu, Jau-Yi
    Lee, Ming-Hsiu
    Su, Tzu-Hsiang
    Wang, Tien-Yen
    Li, Hsiang-Pang
    BrightSky, Matthew
    Kim, SangBum
    Lung, Hsiang-Lan
    Lam, Chung
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (11) : 1422 - 1425
  • [36] In line for phase-change memory cell NANOTECHNOLOGY
    Telford, Mark
    MATERIALS TODAY, 2005, 8 (05) : 10 - 10
  • [37] Phase-Change Memory-Towards a Storage-Class Memory
    Fong, Scott W.
    Neumann, Christopher M.
    Wong, H. -S. Philip
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (11) : 4374 - 4385
  • [38] Investigating the Polarity Dependence of Multilevel Cell Operation in Conventional Mushroom Phase-Change Memory Cells
    Yadav, Aakash
    Lim, Dong-Hyeok
    Jeong, Hongsik
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2023, 18 (10):
  • [39] Multilevel Phase Change Memory Cell Model
    El-Hassan, Nemat H.
    Kumar, T. Nandha
    Almurib, Haider Abbas F.
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 475 - 478
  • [40] SET/RESET properties dependence of phase-change memory cell on thickness of phase-change layer
    Qu, L. W.
    Miao, X. S.
    Sheng, J. J.
    Li, Z.
    Sun, J. J.
    An, P.
    Huang, Jiandong
    Yang, Daohong
    Liu, Chang
    SOLID-STATE ELECTRONICS, 2011, 56 (01) : 191 - 195