A hierarchical modeling framework for on-chip communication architectures of multiprocessing SoCs

被引:0
|
作者
Zhu, Xinping
Malik, Sharad
机构
[1] Northeastern Univ, Coll Engn, Boston, MA 02115 USA
[2] Princeton Univ, Princeton, NJ 08544 USA
关键词
measurement; performance; design; experimentation; languages; verification; retargetable simulation; on-chip communication architecture; network-on-chip; object-oriented modeling; bus; packet-switching network; multiprocessor system; design exploration;
D O I
10.1145/1217088.1217094
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In multiprocessor-based SoCs, optimizing the communication architecture is often as important, if not more important, than optimizing the computation architecture. While there are mature platforms and techniques for the modeling and evaluation of architectures of processing elements, the same is not true for the communication architectures. This article presents an application-driven retargetable prototyping platform that fills this gap. This environment aims to facilitate the design exploration of the communication subsystem through application-level execution-driven simulations and quantitative analysis. Based on an analysis of a wide range of on-chip communication architectures, we describe how a specific hierarchical class library can be used to develop new on-chip communication architectures, or variants of existing ones with relatively little incremental effort. We demonstrate this through three case studies including two commercial on-chip bus systems and an on-chip packet switching network. Here we show that, through careful analysis and construction, it is possible for the modeling environment to support the common features of these architectures as part of the library and permit instantiation of the individual architectures as variants of the library design. Consequently, system-level design choices regarding the communication architecture can be made with high confidence in the early stages of design. In addition to improving design quality, this methodology also results in significantly shortening design-time.
引用
收藏
页数:24
相关论文
共 50 条
  • [21] On a design of crossroad switches for low-power on-chip communication architectures
    Shen, Jih-Sheng
    Chang, Kuei-Chung
    Chen, Tien-Fu
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 477 - +
  • [22] An overview of on-chip compression architectures
    Cadence Design Systems, United States
    [J]. EDN, 2006, 18 (61-68)
  • [23] An overview of on-chip compression architectures
    Keller, Brion
    [J]. EDN, 2006, 51 (18) : 61 - +
  • [24] Dynamically Reconfigurable On-Chip Communication Architectures for Multi Use-Case Chip Multiprocessor Applications
    Pasricha, Sudeep
    Dutt, Nikil
    Kurdahi, Fadi J.
    [J]. PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 25 - 30
  • [25] Equalized interconnects for on-chip networks: Modeling and optimization framework
    Kim, Byungsub
    Stojanovic, Vladimir
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 552 - 559
  • [26] A hierarchical simulation framework for application development on System-on-Chip architectures
    Mathur, V
    Prasanna, VK
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 428 - 434
  • [27] Enabling Reliable High Throughput On-Chip Wireless Communication for Many Core Architectures
    Gade, Sri Harsha
    Sinha, Mitali
    Rout, Sidhartha Sankar
    Deb, Sujay
    [J]. 2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 591 - 596
  • [28] Evaluation and run-time optimization of on-chip communication structures in reconfigurable architectures
    Murgan, T
    Petrov, M
    Ortiz, AG
    Ludewig, R
    Zipf, P
    Hollstein, T
    Glesner, M
    Oelkrug, B
    Brakensiek, J
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2003, 2778 : 1111 - 1114
  • [29] Full System Exploration of On-Chip Wireless Communication on Many-Core Architectures
    Medina, Rafael
    Kein, Joshua
    Qureshi, Yasir
    Zapater, Marina
    Ansaloni, Giovanni
    Atienza, David
    [J]. 2022 IEEE 13TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2022, : 200 - 203
  • [30] Efficient modeling and synthesis of on-chip communication protocols for network-on-chip design
    Siegmund, R
    Müller, D
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 81 - 84