Full System Exploration of On-Chip Wireless Communication on Many-Core Architectures

被引:0
|
作者
Medina, Rafael [1 ]
Kein, Joshua [1 ]
Qureshi, Yasir [1 ]
Zapater, Marina [2 ]
Ansaloni, Giovanni [1 ]
Atienza, David [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Embedded Syst Lab ESL, Lausanne, Switzerland
[2] HES SO, Delemont, Switzerland
基金
欧盟地平线“2020”;
关键词
On-chip wireless communication; Full system simulation; Architectural exploration; Many-core architectures;
D O I
10.1109/LASCAS53948.2022.9893905
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to develop sustainable and more powerful information technology (IT) infrastructures, the challenges posed by the "memory wall" are critical for the design of high-performance and high-efficiency many-core computing systems. In this context, recent advances in the integration of nano-antennas, enabling novel short-distance communication paradigms, promise disruptive gains. To gauge their potential benefit for the next-generation of many-core server designs, it is crucial to explore the impact of wireless communication links from a whole-system viewpoint, considering complex architectures and applications characteristics. To this end, in this work we introduce an extension to the popular gem5 full system-level simulator, enabling the simulation of many-core platforms featuring on-chip wireless channels. This new extension allows the flexible investigation of different combinations of wireless and wired interconnects, as well as diverse connection protocols. We showcase its capabilities by performing an architectural exploration, targeting a multi-core system executing image inference using an AlexNet Neural Network benchmark. A 2.3x speedup is obtained when implementing wireless communication between cores instead of traditional on-chip wired interconnects.
引用
收藏
页码:200 / 203
页数:4
相关论文
共 50 条
  • [1] Enabling Reliable High Throughput On-Chip Wireless Communication for Many Core Architectures
    Gade, Sri Harsha
    Sinha, Mitali
    Rout, Sidhartha Sankar
    Deb, Sujay
    [J]. 2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 591 - 596
  • [2] Many-core System-on-Chip: architectures and applications
    Bakhouya, Mohamed
    Daneshtalab, Masoud
    Palesi, Maurizio
    Ghasemzadeh, Hassan
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 43 : 1 - 3
  • [3] On-Chip Network-Enabled Many-Core Architectures for Computational Biology Applications
    Majumder, Turbo
    Pande, Partha Pratim
    Kalyanaraman, Ananth
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 259 - 264
  • [4] Resiliency for Many-core System on a Chip
    Karnik, Tanay
    Tschanz, James
    Borkar, Nitin
    Howard, Jason
    Vangal, Sriram
    De, Vivek
    Borkar, Shekhar
    [J]. 2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 388 - 389
  • [5] A Multilayer Nanophotonic Interconnection Network for On-Chip Many-core Communications
    Zhang, Xiang
    Louri, Ahmed
    [J]. PROCEEDINGS OF THE 47TH DESIGN AUTOMATION CONFERENCE, 2010, : 156 - 161
  • [6] A Many-Core Accelerator Design for On-Chip Deep Reinforcement Learning
    Wang, Ying
    Wang, Mengdi
    Li, Bing
    Li, Huawei
    Li, Xiaowei
    [J]. 2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [7] Design space exploration for optimizing on-chip communication architectures
    Lahiri, K
    Raghunathan, A
    Dey, S
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) : 952 - 961
  • [8] Potential Impact of Value Prediction on Communication in Many-Core Architectures
    Liu, Shaoshan
    Gaudiot, Jean-Luc
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 759 - 769
  • [9] On-chip communication architectures for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    [J]. 2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 332 - 335
  • [10] Optimal Global Interconnects for Networks-on-Chip in Many-Core Architectures
    Balakrishnan, Anant
    Naeemi, Azad
    [J]. IEEE ELECTRON DEVICE LETTERS, 2010, 31 (04) : 290 - 292