FPGA implementation of a median filter

被引:0
|
作者
Bates, GL [1 ]
Nooshabadi, S [1 ]
机构
[1] No Terr Univ, Sch Elect Engn, Darwin, NT 0909, Australia
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The median filter is an effective device for the removal of impulse-based noise on video signals. This is due to the partial averaging effect of the median filter and its biasing of the input stream, rather than straight mathematical averaging. In this paper, we describe three realizations of median filter, built into as few as one Field programmable logic device, which is capable of processing an incoming video data stream at a maximum (programmable logic device partially dependent) of around 30 MS/s. In total, four designs are considered, with a primary design, two variations on the primary design and an asynchronous version based on the primary design. Simulation of the primary design (both synchronous and asynchronous) has demonstrated its potential for reducing the area requirements of a median filter whilst not sacrificing either speed or accuracy.
引用
收藏
页码:437 / 440
页数:4
相关论文
共 50 条
  • [1] FPGA implementation of median filter
    Maheshwari, R
    Rao, SSSP
    Poonacha, PG
    [J]. TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 523 - 524
  • [2] HW/SW FPGA implementation of vector median filter
    Boudabous, A.
    Ben Atitallah, A.
    Kadionik, P.
    Khriji, L.
    Masmoudi, N.
    [J]. 2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 101 - +
  • [3] FPGA Implementation of Low-Latency Recursive Median Filter
    Peng, Bo
    Zhou, Yuzhu
    Li, Qiang
    Lin, Maosong
    Weng, Jiankui
    Zeng, Qiang
    [J]. 2022 21ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2022), 2022, : 312 - 318
  • [4] Design of a 2D Median Filter with a High Throughput FPGA Implementation
    Goel, Anish
    Ahmad, M. Omair
    Swamy, M. N. S.
    [J]. 2019 IEEE 62ND INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2019, : 1073 - 1076
  • [5] Area optimized Implementation of Unsymmetric Trimmed Adaptive Median Filter for Edge Preservation on FPGA
    Bhagyashri, Lole A.
    Pise, A. C.
    Surwase, S., V
    [J]. 2015 INTERNATIONAL CONFERENCE ON GREEN COMPUTING AND INTERNET OF THINGS (ICGCIOT), 2015, : 86 - 89
  • [6] Fast implementation of median filter
    Jezewski, S
    Strzecha, K
    [J]. EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 357 - 359
  • [7] General Structure for Real-time Fringe Pattern Preprocessing and Implementation of Median Filter and Average Filter on FPGA
    Gao Wenjing
    Qian Kemao
    Wang Haixia
    Lin Feng
    Soon, Seah Hock
    Sing, Cheong Lee
    [J]. NINTH INTERNATIONAL SYMPOSIUM ON LASER METROLOGY, PTS 1 AND 2, 2008, 7155
  • [8] Energy-Efficient Median Filter on FPGA
    Sanny, Andrea
    Prasanna, Viktor K.
    [J]. 2013 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2013,
  • [9] FPGA Implementation of Digital Filter
    Liu, Fan
    [J]. DCABES 2008 PROCEEDINGS, VOLS I AND II, 2008, : 1338 - 1341
  • [10] VLSI implementation of a selective median filter
    Chen, CT
    Chen, LG
    Hsiao, JH
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1996, 42 (01) : 33 - 42