High-level and hierarchical test sequence generation

被引:21
|
作者
Jervan, G [1 ]
Peng, Z [1 ]
Goloubeva, O [1 ]
Reorda, MS [1 ]
Violante, M [1 ]
机构
[1] Linkoping Univ, Embedded Syst Lab, Linkoping, Sweden
关键词
D O I
10.1109/HLDVT.2002.1224448
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Test generation at the gate-level produces high-quality tests but is computationally expensive in the case of large systems. Recently, several research efforts have investigated the possibility of devising test generation methods and tools to work on high-level descriptions. The goal of these methods is to provide the designers with testability information and test sequences in the early design stages. The cost for generating test sequences in the high abstraction levels is often lower than that for generating test sequences at the gate-level, with comparable. or even higher fault coverage. This paper first analyses several high-level fault models in order to select the most suitable, one for estimating the testability of circuits by reasoning on their behavioral descriptions and for guiding the test generation process at the behavioral level. We assess then the effectiveness of high-level test generation with a simple ATPG algorithm, and present a novel high-level hierarchical test generation approach to improve the results obtained by a pure high-level test generator.
引用
收藏
页码:169 / 174
页数:6
相关论文
共 50 条
  • [1] A HIERARCHICAL TEST PATTERN GENERATION SYSTEM BASED ON HIGH-LEVEL PRIMITIVES
    SARFERT, TM
    MARKGRAF, RG
    SCHULZ, MH
    TRISCHLER, E
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (01) : 34 - 44
  • [2] High-Level Test Synthesis With Hierarchical Test Generation for Delay-Fault Testability
    Wang, Sying-Jyan
    Yeh, Tung-Hua
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (10) : 1583 - 1596
  • [3] High-level test synthesis with hierarchical test generation for delay-fault testability
    Department of Computer Science and Engineering, National Chung Hsing University, Taichung 40227, Taiwan
    [J]. IEEE Trans Comput Aided Des Integr Circuits Syst, 2009, 1 (1583-1596): : 1583 - 1596
  • [4] A HIGH-LEVEL APPROACH TO TEST-GENERATION
    NARAIN, P
    SAAB, DG
    KUNDA, RP
    ABRAHAM, JA
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1993, 40 (07): : 483 - 492
  • [5] HIGH-LEVEL TEST-GENERATION FOR VLSI
    BHATTACHARYA, D
    MURRAY, BT
    HAYES, JP
    [J]. COMPUTER, 1989, 22 (04) : 16 - 24
  • [6] DESIGNING FOR HIGH-LEVEL TEST-GENERATION
    BHATTACHARYA, D
    HAYES, JP
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (07) : 752 - 766
  • [7] Reducing test application time in high-level test generation
    Ravi, S
    Lakshminarayana, G
    Jha, NK
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 829 - 838
  • [8] High-Level Functional Test Generation for Microprocessor Modules
    Oyeniran, Adeboye Stephen
    Ubar, Raimund
    [J]. PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 356 - 361
  • [9] High-level delay test generation for modular circuits
    Yi, J
    Hayes, JP
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (03) : 576 - 590
  • [10] High-level Test Program Generation Strategies for Processors
    Hoseinzadeh, Shima
    Haghbayan, Mohammad Hashem
    [J]. PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,