Memory-centric network-on-chip for power efficient execution of task-level pipeline on a multi-core processor

被引:7
|
作者
Kim, D. [1 ]
Kim, K. [1 ]
Kim, J. -Y. [1 ]
Lee, S. [1 ]
Yoo, H. -J. [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Div Elect Engn, Sch EECS, Taejon 305701, South Korea
来源
关键词
ARCHITECTURE; MPEG-4;
D O I
10.1049/iet-cdt.2008.0085
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For flexible mapping of various task-level pipelines on a multi-core processor, the authors proposed the memory-centric network-on-chip (NoC). The memory-centric NoC manages producer-consumer data transactions between the tasks in the case of task-level pipelines are distributed over multiple processing cores. Since the memory-centric NoC manages the data transactions, it relieves burden of the software running on the processing cores and this results in power-efficient execution of task-level pipeline. To prove advantages of the memory-centric NoC, the authors implemented a multi-core processor based on the memory-centric NoC.
引用
下载
收藏
页码:513 / 524
页数:12
相关论文
共 50 条
  • [1] A Power-Efficient Network-on-Chip for Multi-core Stream Processors
    Jiang, Guoyue
    Wang, Fang
    Li, Zhaolin
    Wei, Shaojun
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [2] A Soft Error Tolerant Network-on-Chip Router Pipeline for Multi-Core Systems
    Poluri, Pavan
    Louri, Ahmed
    IEEE COMPUTER ARCHITECTURE LETTERS, 2015, 14 (02) : 107 - 110
  • [3] An Efficient Hardware Implementation of DVFS in Multi-Core System with Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Harsha, Gade Narayana Sri
    Deb, Sujay
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 185 - 190
  • [4] Task mapping and scheduling for network-on-chip based multi-core platform with transient faults
    Chatterjee, Navonil
    Paul, Suraj
    Chattopadhyay, Santanu
    JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 83 : 34 - 56
  • [5] Wireless Network-on-Chip: A New Era in Multi-Core Chip Design
    Deb, Sujay
    Mondal, Hemanta Kumar
    PROCEEDINGS OF THE 2014 25TH IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2014, : 59 - 64
  • [6] Reliable network-on-chip design for multi-core system-on-chip
    Kuei-Chung Chang
    The Journal of Supercomputing, 2011, 55 : 86 - 102
  • [7] Reliable network-on-chip design for multi-core system-on-chip
    Chang, Kuei-Chung
    JOURNAL OF SUPERCOMPUTING, 2011, 55 (01): : 86 - 102
  • [8] A Heterogeneous Multi-core Network-on-Chip Mapping Optimization Algorithm
    Fang, Juan
    Zhao, Haoyan
    Zhang, Jiayue
    Shi, Jiamei
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2021, PT I, 2022, 13155 : 370 - 384
  • [9] A Network-on-Chip for Radiation Tolerant, Multi-core FPGA Systems
    Hogan, Justin A.
    Weber, Raymond J.
    LaMeres, Brock J.
    2014 IEEE AEROSPACE CONFERENCE, 2014,
  • [10] A Task-level Pipelined Many-SIMD Augmented Reality Processor with Congestion-aware Network-on-Chip Scheduler
    Kim, Gyeonghoon
    Park, Seongwook
    Lee, Kyuho
    Kim, Youchang
    Hong, Injoon
    Bong, Kyeongryeol
    Shin, Dongjoo
    Choi, Sungpill
    Park, Junyoung
    Yoo, Hoi-Jun
    2014 IEEE COOL CHIPS XVII, 2014,