Digital Performance Assessment of the Dual-Material Gate GaAs/InAs/Ge Junctionless TFET

被引:33
|
作者
Vadizadeh, Mahdi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Abhar Branch, Abhar 4561934367, Iran
关键词
Average subthreshold slope (SS); digital performance; dual-material gate; fixed gate; junctionless tunnel field-effect transistor (JL-TFET);
D O I
10.1109/TED.2021.3056632
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this article, a device called GaAs/InAs/Ge junctionless tunnel field-effect transistor (JL-TFET) is proposed and investigated by a numerical simulator. This device utilizes an InAs pocket at the source side and its digital performance parameters such as subthreshold slope (SS) and ON-state current to OFF-state current (I-ON/IOFF) ratio have been improved in comparison with GaAs/Ge JL-TFET. Simulation results show that the electron tunneling mechanism is based on intraband tunneling and interband tunneling in GaAs/InAs/Ge JL-TFET, while the electron tunneling mechanism is interband tunneling in regular JL-TFET. To further reduce SS, we have proposed for the first time GaAs/InAs/Ge JL-TFET structure with a fixed gate (f-gate), the so-called dual-material gate (DMG) GaAs/InAs/Ge JL-TFET. The f-gate induces a local dip in the conduction band edge leading to more abrupt band bending at the vicinity of the InAs/GaAs interface. Simulation results show that DMG GaAs/InAs/Ge JL-TFET is turned on at lower V-GS compared to GaAs/InAs/Ge JL-TFET, causing a SS is improved. A brief examination of the proposed device has been done on the impacts of both the variations of the f-gate work-function (phi(F)) and the f-gate length (Lf-gate). The DMG GaAs/InAs/Ge JL-TFET with a channel length of 20 nm, phi(F) = 3.7 eV, and Lf-gate = 5 nm showed the average SS of SS = 2.1 mV/dec, and ON-state current of I-ON = 0.51 mA/um. The SS and I-ON of the DMG GaAs/InAs/Ge device are improved by 150% and 76%, respectively, compared to the GaAs/Ge JL-TFET device with similar dimensions. The DMG GaAs/InAs/Ge JL-TFET device proposed in this article can be a reasonable candidate for digital applications.
引用
收藏
页码:1986 / 1991
页数:6
相关论文
共 50 条
  • [1] Performance assessment of cavity on source dual material split gate GaAs/InAs/Ge junctionless TFET for label-free detection of biomolecules
    Kaushal Dharmender
    Satyendra Nigam
    Applied Physics A, 2022, 128
  • [2] Performance assessment of cavity on source dual material split gate GaAs/InAs/Ge junctionless TFET for label-free detection of biomolecules
    Dharmender
    Nigam, Kaushal
    Kumar, Satyendra
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2022, 128 (10):
  • [3] Electrical performance of InAs/GaAs0.1Sb0.9heterostructure junctionless TFET with dual-material gate and Gaussian-doped source
    Xie, Haiwu
    Liu, Hongxia
    Chen, Shupeng
    Han, Tao
    Wang, Shulong
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (09)
  • [4] A Junctionless Nanowire Transistor With a Dual-Material Gate
    Lou, Haijun
    Zhang, Lining
    Zhu, Yunxi
    Lin, Xinnan
    Yang, Shengqi
    He, Jin
    Chan, Mansun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (07) : 1829 - 1836
  • [5] Performance Analysis of a Novel Hetero-material InAs/GaAs Junctionless TFET
    Sharma, Samriti
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 38 - 41
  • [6] The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor
    S.Intekhab Amin
    R.K.Sarin
    Journal of Semiconductors, 2015, 36 (09) : 51 - 57
  • [7] The impact of gate misalignment on the analog performance of a dual-material double gate junctionless transistor
    Amin, S. Intekhab
    Sarin, R. K.
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (09)
  • [8] Improvement of Electrical Performance in Heterostructure Junctionless TFET Based on Dual Material Gate
    Xie, Haiwu
    Liu, Hongxia
    Wang, Shulong
    Chen, Shupeng
    Han, Tao
    Li, Wei
    APPLIED SCIENCES-BASEL, 2020, 10 (01):
  • [9] Performance Assessment of GaAs Pocket-Doped Dual-Material Gate-Oxide-Stack DG-TFET at Device and Circuit Level
    Singh, Km. Sucheta
    Kumar, Satyendra
    Chaturvedi, Saurabh
    Tyagi, Kapil Dev
    Tyagi, Vaibhav Bhushan
    IET CIRCUITS DEVICES & SYSTEMS, 2024, 2024
  • [10] Modeling and simulation of a dual-material asymmetric heterodielectric-gate TFET
    I. Vivek Anand
    T. S. Arun Samuel
    P. Vimala
    Journal of Computational Electronics, 2020, 19 : 1450 - 1462