Slope propagation in static timing analysis

被引:26
|
作者
Blaauw, D [1 ]
Zolotov, V
Sundareswaran, S
机构
[1] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48104 USA
[2] Motorola Inc, Austin, TX 78709 USA
关键词
delay computation; performance verification; static timing analysis;
D O I
10.1109/TCAD.2002.802274
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Static timing analysis has traditionally used the PERT method for identifying the critical path of a circuit. The authors show in this paper that due to the influence of the transition time of a signal on the subsequent path delay, the traditional timing analysis approach can report an optimistic circuit delay and may identify the wrong critical path. Also, the calculated circuit delay is a discontinuous function with respect to transistor and gate sizes, posing a severe problem for circuit optimization methods. The authors also examine an alternate approach where the propagated signal is constructed by combining the latest arrival time and the slowest transition time from all signals incident on a node. While this approach remedies the problem of discontinuity, it can significantly overestimate the circuit delay and can also identify the wrong critical path. In this paper, they therefore propose a new timing analysis algorithm and prove that it computes the correct and continuous timing graph delay and the proper critical path. The proposed algorithm selectively propagates multiple signals through each timing edge in cases where there exists ambiguity regarding which arriving signal represents the critical path. They show that the algorithm propagates the sufficient and necessary set of signals for computing the delay of a general timing graph. The authors also introduce a new property of digital gates, referred to as the transition shift property, and, using this property, show that the number of propagated signals can be significantly reduced for timing graphs of digital circuits. Finally, they discuss the computation of required times and node slacks for the traditional approaches and propose corresponding algorithms for the new approaches. They show that while the traditional approach can incur both a positive or negative error in the computed slack, the proposed algorithms compute a conservative slack for off-critical nodes and the correct and continuous slack for the critical path. The proposed algorithms were implemented in an industrial static timing analysis and optimization tool, and the authors present results for a number of industrial circuits. Their results show that the traditional timing analysis method underestimates the circuit delay by as much as 39%, while the discussed alternate approach can overestimate circuit delay by as much as 17%. The proposed method computes the correct delay, while incurring only a small run time overhead in all cases.
引用
收藏
页码:1180 / 1195
页数:16
相关论文
共 50 条
  • [31] Speeding up Static Probabilistic Timing Analysis
    Milutinovic, Suzana
    Abella, Jaume
    Hardy, Damien
    Quinones, Eduardo
    Puaut, Isabelle
    Cazorla, Francisco J.
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2015, 2015, 9017 : 236 - 247
  • [32] STATIC TIMING ANALYSIS OF DYNAMICALLY SENSITIZABLE PATHS
    PERREMANS, S
    CLAESEN, L
    DEMAN, H
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 568 - 573
  • [33] Efficient static timing analysis in presence of crosstalk
    Xiao, T
    Chang, CW
    Marek-Sadowska, M
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 335 - 339
  • [34] Development of Static Timing Analysis Tool in Perl
    Shah, Bhasha M.
    Mehta, Usha
    2020 5TH IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS ON ELECTRONICS, INFORMATION, COMMUNICATION & TECHNOLOGY (RTEICT-2020), 2020, : 252 - 255
  • [35] Fast and Accurate Statistical Static Timing Analysis
    Wang, Sying-Jyan
    Tzeng, Tsung-Huei
    Li, Katherine Shu-Min
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2555 - 2558
  • [36] Static timing analysis for self resetting circuits
    Narayanan, V
    Chappell, BA
    Fleischer, BM
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 119 - 126
  • [37] GPU-Accelerated Static Timing Analysis
    Guo, Zizheng
    Huang, Tsung-Wei
    Lin, Yibo
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [38] Timing and power measurement in static software analysis
    Wolf, F
    Kruse, J
    Ernst, R
    MICROELECTRONICS JOURNAL, 2002, 33 (1-2): : 91 - 100
  • [39] Static Timing Analysis of Sequential Circuit with GUI
    Kumar, Abhishek
    Tripathi, Suman Lata
    Dhariwal, Sandeep
    PROCEEDINGS OF 2020 6TH IEEE INTERNATIONAL WOMEN IN ENGINEERING (WIE) CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE 2020), 2020, : 316 - 319
  • [40] Toward static timing analysis of parallel software
    Gustavsson, Andreas
    Gustafsson, Jan
    Lisper, Björn
    OpenAccess Series in Informatics, 2012, 23 : 38 - 47