Arithmetic-oriented multiple-valued logic-in-memory VLSI based on current-mode logic

被引:1
|
作者
Kaeriyama, S [1 ]
Hanyu, T [1 ]
Kameyama, M [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Dept Comp & Math Sci, Sendai, Miyagi 9808579, Japan
关键词
D O I
10.1109/ISMVL.2000.848655
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new logic-in-memory architecture, in which storage elements are distributed over a current-mode logic-circuit plane by the use of floating-gate MOS transistors, as proposed to realize a compact arithmetic VLSI system. Since not only a storage function but also a voltage-mode linear summation and a voltage-to-current conversion are merged into a single floating-gate MOS transistor, the logic-in-memory VLSI becomes very compact with a high-performance capability. As an example, at is demonstrated that the effective chap area of the proposed four-valued current-mode full adder is reduced to 5% tinder the same switching speed in comparison with the corresponding binary CMOS implementation.
引用
下载
收藏
页码:438 / 443
页数:4
相关论文
共 50 条
  • [41] DESIGN OF VLSI-ORIENTED RADIX-4 SIGNED-DIGIT ARITHMETIC CIRCUITS USING MULTIPLE-VALUED LOGIC.
    Kawahito, Shoji
    Kameyama, Michitaka
    Higuchi, Tatsuo
    Systems and Computers in Japan, 1987, 18 (04) : 41 - 52
  • [42] Full-duplex link implementation using dual-rail encoding and multiple-valued current-mode logic
    Nigussie, Ethiopia
    Plosila, Juha
    Isoaho, Jouni
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2217 - +
  • [43] Systematic interpretation of redundant arithmetic adders in binary and multiple-valued logic
    Homma, Naofumi
    Aoki, Takafumi
    Higuchi, Tatsuo
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (11): : 1645 - 1654
  • [44] A Semantics for Concurrent Logic Programming Languages Based on Multiple-Valued Logic
    Ben-Jacob, Marion Glazerman
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2012, 3 (10) : 11 - 16
  • [45] A CMOS current-mode full-adder cell for multi-valued logic VLSI
    Barton, RJ
    Walker, TO
    Fouts, DJ
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 463 - 467
  • [46] VLSI IMPLEMENTATION IN MULTIPLE-VALUED LOGIC OF AN FIR DIGITAL-FILTER USING RESIDUE NUMBER SYSTEM ARITHMETIC
    SODERSTRAND, MA
    ESCOTT, RA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1986, 33 (01): : 5 - 25
  • [47] Voltage-mode multiple-valued logic adder circuits
    Thoidis, IM
    Soudris, D
    Thanailakis, A
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 1054 - 1061
  • [48] Asynchronous current-mode multiple-valued VLSI system based on two-color two-rail coding
    Hanyu, T
    Kameyama, M
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2001, 84 (11): : 60 - 67
  • [49] MULTIPLE VALUED CURRENT MODE LOGIC CIRCUITS
    Tarun, Kunwar
    Hashmi, M. S.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2017, : 65 - 69
  • [50] Multi-valued logic function implementation with novel current-mode logic gates
    Temel, T
    Morgul, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 881 - 884