Arithmetic-oriented multiple-valued logic-in-memory VLSI based on current-mode logic

被引:1
|
作者
Kaeriyama, S [1 ]
Hanyu, T [1 ]
Kameyama, M [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Dept Comp & Math Sci, Sendai, Miyagi 9808579, Japan
关键词
D O I
10.1109/ISMVL.2000.848655
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new logic-in-memory architecture, in which storage elements are distributed over a current-mode logic-circuit plane by the use of floating-gate MOS transistors, as proposed to realize a compact arithmetic VLSI system. Since not only a storage function but also a voltage-mode linear summation and a voltage-to-current conversion are merged into a single floating-gate MOS transistor, the logic-in-memory VLSI becomes very compact with a high-performance capability. As an example, at is demonstrated that the effective chap area of the proposed four-valued current-mode full adder is reduced to 5% tinder the same switching speed in comparison with the corresponding binary CMOS implementation.
引用
下载
收藏
页码:438 / 443
页数:4
相关论文
共 50 条
  • [1] HIGHLY PARALLEL RESIDUE ARITHMETIC CHIP BASED ON MULTIPLE-VALUED BIDIRECTIONAL CURRENT-MODE LOGIC
    KAMEYAMA, M
    SEKIBE, T
    HIGUCHI, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1404 - 1411
  • [2] Multiple-valued logic-in-memory VLSI based on ferroelectric capacitor storage and charge addition
    Kimura, H
    Hanyu, T
    Kameyama, M
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 161 - 166
  • [3] Asynchronous multiple-valued VLSI system based on dual-rail current-mode differential logic
    Hanyu, T
    Saito, T
    Kameyama, M
    1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 134 - 139
  • [4] Current-mode CMOS adders using multiple-valued logic
    Radanovic, B
    Syrzycki, M
    1996 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING - CONFERENCE PROCEEDINGS, VOLS I AND II: THEME - GLIMPSE INTO THE 21ST CENTURY, 1996, : 190 - 193
  • [5] VHDL library for current-mode CMOS multiple-valued logic
    Univ of Saskatchewan, Saskatoon, Canada
    IEEE Pac RIM Conf Commun Comput Signal Process Proc, (432-435):
  • [6] Multiple-valued floating-gate-MOS pass logic and its application to logic-in-memory VLSI
    Hanyu, T
    Teranihi, K
    Kameyama, M
    1998 28TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - PROCEEDINGS, 1998, : 270 - 275
  • [7] CURRENT-MODE CMOS MULTIPLE-VALUED LOGIC-CIRCUITS
    CURRENT, KW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (02) : 95 - 107
  • [8] Multiple-valued logic-in-memory VLSI architecture based on floating-gate-MOS pass-transistor logic
    Hanyu, T
    Kameyama, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (09) : 1662 - 1668
  • [9] VLSI-ORIENTED MULTIPLE-VALUED CURRENT-MODE ARITHMETIC CIRCUITS USING REDUNDANT NUMBER REPRESENTATIONS
    KAWAHITO, S
    MITSUI, Y
    NAKAMURA, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (03) : 446 - 454
  • [10] DRAM-cell-based multiple-valued logic-in-memory VLSI with charge addition and charge storage
    Hanyu, T
    Kimura, H
    Kameyama, M
    30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 423 - 429