Electrical Design and Demonstration of an Embedded High-pin-count LSI Chip Package

被引:0
|
作者
Ohshima, Daisuke [1 ]
Sasaki, Hideki [1 ]
Mori, Kentaro [2 ]
Fujimura, Yuki [2 ]
Kikuchi, Katsumi [2 ]
Nakashima, Yoshiki [2 ]
Funaya, Takuo [2 ]
Nishiyama, Tomohiro [2 ]
Murakami, Tomoo [2 ]
Yamamichi, Shintaro [2 ]
机构
[1] NEC Corp Ltd, Syst Jisso Res Labs, 1120 Shimokuzawa, Sagamihara, Kanagawa 2291198, Japan
[2] NEC Corp Ltd, Device Platforms Res Lab, Sagamihara, Kanagawa 2291198, Japan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design techniques for an ultra-thin LSI package embedding a high-pin-count LSI chip in the thin package substrate have been developed to achieve the excellent electrical performance, as well as low warpage and high heat removal. The embedded chip package we designed is 27 mm by 27 mm in size and 0.71 mm in thickness with a heat spreader. The package is attained with only three metal layers against the six metal layers of the product flip chip ball grid array (FCBGA) package using the same chip. Although the two power plane layers have been removed from the substrate, the low impedance of the power distribution network (PDN) is achieved by utilizing many bundles of fine vias. A 0.5-mm-thick copper plate attached to the LSI chip's backside provides the signal return path, and contributes to the flatness of this thin package. It also effectively removes heat from the chip. Our design for a product LSI chip with approximately 1,500 pins demonstrates excellent electrical performance as well as small thickness, low warpage, and a high rate of heat removal. Function tests using an LSI tester and a PC-like system board successfully demonstrate the outstanding performance of the LSI chip.
引用
收藏
页码:482 / +
页数:2
相关论文
共 50 条
  • [1] Electrical Design and Techniques for an Embedded High-Pin-Count LSI Chip Package
    Ohshima, Daisuke
    Sasaki, Hideki
    Mori, Kentaro
    Fujimura, Yuki
    Kikuchi, Katsumi
    Nakashima, Yoshiki
    Funaya, Takuo
    Nishiyama, Tomohiro
    Murakami, Tomoo
    Enomoto, Mitsuru
    Miki, Ryu
    Yamamichi, Shintaro
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (10): : 1543 - 1552
  • [2] Reliability of Thin Seamless Package with Embedded High-Pin-Count LSI Chip
    Mori, Kentaro
    Kikuchi, Katsumi
    Ohshima, Daisuke
    Nakashima, Yoshiki
    Yamamichi, Shintaro
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 36 - 39
  • [3] A Novel Ultra-thin Package for Embedded High-pin-count LSI Supported by Cu Plate
    Mori, Kentaro
    Ohshima, Daisuke
    Sasaki, Hideki
    Fujimura, Yuki
    Kikuchi, Katsumi
    Nakashima, Yoshiki
    Funaya, Takuo
    Nishiyama, Tomohiro
    Murakami, Tomoo
    Yamamichi, Shintaro
    [J]. 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1447 - +
  • [4] Embedded Active Packaging Technology for High-Pin-Count LSI With Cu Plate
    Mori, Kentaro
    Ohshima, Daisuke
    Sasaki, Hideki
    Fujimura, Yuki
    Kikuchi, Katsumi
    Nakashima, Yoshiki
    Enomoto, Mitsuru
    Miki, Ryu
    Hashiguchi, Takeya
    Funaya, Takuo
    Nishiyama, Tomohiro
    Yamamichi, Shintaro
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (01): : 60 - 68
  • [5] High-pin-count packaging technologies for LSI devices
    Tomita, Y
    Ueda, N
    [J]. MITSUBISHI ELECTRIC ADVANCE, 1996, 75 : 36 - 37
  • [6] A novel low-cost pluggable chip scale package for high-pin-count applications
    Crane, SW
    Jeon, J
    Ogata, C
    Wang, T
    Cangellaris, A
    Schutt-Aine, J
    [J]. 2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 292 - 296
  • [7] Reliability study of high-pin-count flip-chip BGA
    Li, Y
    Xie, J
    Verma, T
    Wang, V
    [J]. 51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 276 - 280
  • [8] Molded chip scale package for high pin count
    Baba, S
    Tomita, Y
    Matsuo, M
    Matsushima, H
    Ueda, N
    Nakagawa, O
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (01): : 28 - 34
  • [9] Molded Chip Scale Package for high pin count
    Baba, S
    Tomita, Y
    Matsuo, M
    Matsushima, H
    Ueda, N
    Nakagawa, O
    [J]. 46TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1996 PROCEEDINGS, 1996, : 1251 - 1257
  • [10] GROWING PIN COUNT IS FORCING LSI PACKAGE CHANGES
    LYMAN, J
    [J]. ELECTRONICS, 1977, 50 (06): : 81 - 91