FHAM: FPGA-based High-Efficiency Approximate Multipliers via LUT Encoding

被引:0
|
作者
Yao, Shangshang [1 ]
Zhang, Liang [1 ]
机构
[1] Natl Univ Def Technol, Changsha, Peoples R China
关键词
Error-Tolerant computing; approximate multipliers; Image processing;
D O I
10.1109/ICCD56317.2022.00078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing as a promising technique is widely used in a variety of error tolerance applications, such as computer vision, machine learning and image processing. Since multiplication is one of the basic arithmetic operations used extensively among these applications which creates a great potential to reduce the circuit's area and power consumption by exploring approximate multipliers. In this paper, we present FHAM, a novel methodology for FPGA-based approximate softcore multiplier architecture via modifying INIT parameter values in LUT primitives. Our proposed approximate multipliers can achieve up to 24.4%, 52.9%, 56.4% improvement in delay, area and power over Xilinx soft multiplier IP core, respectively. We deployed the proposed approximate multiplier designs in the application of image blending, the results demonstrate that proposed multiplier design has a better accuracy-hardware trade-off than other designs.
引用
收藏
页码:487 / 490
页数:4
相关论文
共 50 条
  • [41] FPGA-based state encoding using symbolic functional decomposition
    Deniziak, S.
    Wisniewski, M.
    ELECTRONICS LETTERS, 2010, 46 (19) : 1316 - 1318
  • [42] FPGA-Based Quasi-Cyclic LDPC Encoding Algorithm
    Ding, Zhuo
    Wang, Liqian
    Cai, Shanyong
    Zhu, Miao
    Chang, Yunfan
    Zhang, Zhiguo
    2022 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE, ACP, 2022, : 521 - 525
  • [43] Hybrid Low Radix Encoding-Based Approximate Booth Multipliers
    Waris, Haroon
    Wang, Chenghua
    Liu, Weiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 3367 - 3371
  • [44] Use add/pass-shift multipliers for FPGA-based FIR filters
    Stuby, R
    ELECTRONIC DESIGN, 1996, 44 (18) : 85 - &
  • [45] FPGA-Based Design and Realization of Fixed and Floating Point Matrix Multipliers: A Review
    Qasim, Syed Manzoor
    Abbasi, Shuja Ahmad
    Almashary, Bandar
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2010, 5 (3-4): : 181 - 189
  • [46] Efficient FPGA-based multipliers for F397 and F36.97
    Shokrollahi, Jamshid
    Gorla, Elisa
    Puttmann, Christoph
    2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 339 - 344
  • [47] Compact FPGA-based hardware architectures for GF(2m) multipliers
    Morales-Sandoval, Miguel
    Diaz-Perez, Arturo
    16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 649 - 652
  • [48] Efficient FPGA-based Karatsuba multipliers for polynomials over F2
    von zur Gathen, J
    Shokrollahi, J
    SELECTED AREAS IN CRYPTOGRAPHY, 2006, 3897 : 359 - 369
  • [49] Use add/pass-shift multipliers for FPGA-based FIR filters
    Stuby, Rick
    1996, (44)
  • [50] High-Efficiency InP-based DHBT Active Frequency Multipliers for Wireless Communications
    De Los Santos, Hector J.
    Nardi, Daniel D.
    Hargrove, Kevin L.
    Hafizi, Madjid
    Stanchina, William E.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1996, 44 (07) : 1165 - 1167