FHAM: FPGA-based High-Efficiency Approximate Multipliers via LUT Encoding

被引:0
|
作者
Yao, Shangshang [1 ]
Zhang, Liang [1 ]
机构
[1] Natl Univ Def Technol, Changsha, Peoples R China
关键词
Error-Tolerant computing; approximate multipliers; Image processing;
D O I
10.1109/ICCD56317.2022.00078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing as a promising technique is widely used in a variety of error tolerance applications, such as computer vision, machine learning and image processing. Since multiplication is one of the basic arithmetic operations used extensively among these applications which creates a great potential to reduce the circuit's area and power consumption by exploring approximate multipliers. In this paper, we present FHAM, a novel methodology for FPGA-based approximate softcore multiplier architecture via modifying INIT parameter values in LUT primitives. Our proposed approximate multipliers can achieve up to 24.4%, 52.9%, 56.4% improvement in delay, area and power over Xilinx soft multiplier IP core, respectively. We deployed the proposed approximate multiplier designs in the application of image blending, the results demonstrate that proposed multiplier design has a better accuracy-hardware trade-off than other designs.
引用
收藏
页码:487 / 490
页数:4
相关论文
共 50 条
  • [31] Fast FPGA-based pipelined digit-serial/parallel multipliers
    Valls, Javier
    Sansaloni, Trini
    Peiro, Marcos M.
    Boemo, Eduardo
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [32] xUAVs: Towards Efficient Approximate Computing for UAVs&x2014;Low Power Approximate Adders With Single LUT Delay for FPGA-Based Aerial Imaging Optimization
    Nomani, Tuaha
    Mohsin, Mujahid
    Pervaiz, Zahid
    Shafique, Muhammad
    IEEE ACCESS, 2020, 8 : 102982 - 102996
  • [33] An FPGA-Based Balanced and High-Efficiency Two-Dimensional Data Access Technology for Real-Time Spaceborne SAR
    Sun, Tianyuan
    Li, Bingyi
    Liu, Xiaoning
    Xie, Yizhuang
    COMMUNICATIONS, SIGNAL PROCESSING, AND SYSTEMS, CSPS 2018, VOL III: SYSTEMS, 2020, 517 : 724 - 732
  • [34] Efficient Approximate Adders for FPGA-Based Data-Paths
    Perri, Stefania
    Spagnolo, Fanny
    Frustaci, Fabio
    Corsonello, Pasquale
    ELECTRONICS, 2020, 9 (09) : 1 - 18
  • [35] Families of FPGA-based algorithms tor approximate string matching
    Van Court, T
    Herbordt, MC
    15TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2004, : 354 - +
  • [36] FPGA-based approximate calculation system of General Vector Machine
    Yang, Xuhui
    Zhou, Qingguo
    Wang, Jinqiang
    Han, Lihong
    Feng, Fang
    Zhou, Rui
    Li, Kuan-Ching
    MICROELECTRONICS JOURNAL, 2019, 86 : 87 - 96
  • [37] Network Structure Optimization and High-Efficiency Implementation of Skynet Based on FPGA
    Tang W.-W.
    Zhong S.
    Lu J.-Y.
    Yan L.-X.
    Tan F.-Z.
    Zhou X.
    Xu W.-H.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2023, 51 (02): : 314 - 323
  • [38] FPGA-Based Track Circuit for Railways Using Transmission Encoding
    Hernandez, Alvaro
    Carmen Perez, Ma
    Jesus Garcia, Juan
    Jimenez, Ana
    Carlos Garcia, Juan
    Espinosa, Felipe
    Mazo, Manuel
    Urena, Jesus
    IEEE TRANSACTIONS ON INTELLIGENT TRANSPORTATION SYSTEMS, 2012, 13 (02) : 437 - 448
  • [39] FPGA-Based ROI Encoding for HEVC Video Bitrate Reduction
    Chai, Zhilei
    Li, Shen
    He, Qunfang
    Chen, Mingsong
    Chen, Wenjie
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (11)
  • [40] Experiences with a FPGA-based Reed/Solomon-encoding coprocessor
    Hampel, Volker
    Sobe, Peter
    Maehle, Erik
    MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (5-6) : 313 - 320