共 50 条
- [31] Real-Time VLSI Architecture for Palm Rejection Using Wronskian Determinant [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
- [32] A RESTRUCTURABLE VLSI ROBOTICS VECTOR PROCESSOR ARCHITECTURE FOR REAL-TIME CONTROL [J]. IEEE TRANSACTIONS ON ROBOTICS AND AUTOMATION, 1989, 5 (05): : 583 - 599
- [34] A VLSI ARCHITECTURE FOR REAL-TIME 3-DIMENSIONAL DIGITAL FILTERING [J]. TWENTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2: CONFERENCE RECORD, 1989, : 436 - 439
- [35] Real-Time Simplified Edge Detector Architecture for 3D-HEVC Depth Maps Coding [J]. 23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 352 - 355
- [36] A real-time H.264/AVC VLSI encoder architecture [J]. Journal of Real-Time Image Processing, 2008, 3 : 43 - 59
- [37] Mixed-signal VLSI architecture for real-time computer vision [J]. REAL-TIME IMAGING, 1997, 3 (05) : 307 - 317
- [38] A BIT-SERIAL VLSI ARCHITECTURE FOR GENERATING MOMENTS IN REAL-TIME [J]. IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1993, 23 (02): : 539 - 546
- [39] Architecture and VLSI implementation of a programmable HD real-time motion estimator [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1609 - +
- [40] Real-time implementation of the Deriche edge detector on the Zybo board [J]. 2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,