A real-time edge detector: Algorithm and VLSI architecture

被引:36
|
作者
Alzahrani, FM
Chen, T
机构
[1] Department of Electrical Engineering, Colorado State University, Fort Collins
关键词
D O I
10.1006/rtim.1996.0071
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper we present a very large scale integration (VLSI) architecture of a new edge detection algorithm, which has a very regular computational structure. The new algorithm detects weak edges and produces single-pixel localized edges. Due to its highly pipelined structure, the VLSI implementation of the algorithm outputs one edge-pixel every clock cycle, The VLSI architecture is a complete realization of the algorithm, where no degradation is introduced to the ASIC output when compared to edges produced by the algorithm. The detector is capable of processing video graphic array (VGA) sized images at 30 frames/s at a clock rate of 10 MHz in a stand-alone mode, where no additional glue logic is required. The ASIC was laid out and fabricated using Samsung's 0.8 mu m double-metal CMOS process. (C) 1997 Academic Press Limited.
引用
收藏
页码:363 / 378
页数:16
相关论文
共 50 条
  • [31] Real-Time VLSI Architecture for Palm Rejection Using Wronskian Determinant
    Baker, Abu M.
    Jiang, Yingtao
    [J]. 2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [32] A RESTRUCTURABLE VLSI ROBOTICS VECTOR PROCESSOR ARCHITECTURE FOR REAL-TIME CONTROL
    SADAYAPPAN, P
    LING, YLC
    OLSON, KW
    ORIN, DE
    [J]. IEEE TRANSACTIONS ON ROBOTICS AND AUTOMATION, 1989, 5 (05): : 583 - 599
  • [33] A real-time H.264/AVC VLSI encoder architecture
    Babionitakis, K.
    Doumenis, G.
    Georgakarakos, G.
    Lentaris, G.
    Nakos, K.
    Reisis, D.
    Sifnaios, I.
    Vlassopoulos, N.
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2008, 3 (1-2) : 43 - 59
  • [34] A VLSI ARCHITECTURE FOR REAL-TIME 3-DIMENSIONAL DIGITAL FILTERING
    PARK, SM
    ALEXANDER, WE
    [J]. TWENTY-THIRD ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2: CONFERENCE RECORD, 1989, : 436 - 439
  • [35] Real-Time Simplified Edge Detector Architecture for 3D-HEVC Depth Maps Coding
    Sanchez, Gustavo
    Saldanha, Mario
    Porto, Marcelo
    Zatt, Bruno
    Agostini, Luciano
    Marcon, Cesar
    [J]. 23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 352 - 355
  • [36] A real-time H.264/AVC VLSI encoder architecture
    K. Babionitakis
    G. Doumenis
    G. Georgakarakos
    G. Lentaris
    K. Nakos
    D. Reisis
    I. Sifnaios
    N. Vlassopoulos
    [J]. Journal of Real-Time Image Processing, 2008, 3 : 43 - 59
  • [37] Mixed-signal VLSI architecture for real-time computer vision
    Dallaire, S
    Tremblay, M
    Poussart, D
    [J]. REAL-TIME IMAGING, 1997, 3 (05) : 307 - 317
  • [38] A BIT-SERIAL VLSI ARCHITECTURE FOR GENERATING MOMENTS IN REAL-TIME
    LIU, WT
    CHEN, SS
    CAVIN, R
    [J]. IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS, 1993, 23 (02): : 539 - 546
  • [39] Architecture and VLSI implementation of a programmable HD real-time motion estimator
    Gaedke, K.
    Borsurri, M.
    Georgi, M.
    Kluger, A.
    Le Glanic, J. -P.
    Bernard, P.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1609 - +
  • [40] Real-time implementation of the Deriche edge detector on the Zybo board
    Najjar, Hajer
    Bourguiba, Riad
    Mouine, Jaouhar
    [J]. 2017 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2017,