Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time

被引:3
|
作者
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Time-mode circuits; Time-to-digital converters (TDCs); Pulse-shrinking TDCs; RING OSCILLATORS; PHASE NOISE; CMOS; JITTER;
D O I
10.1007/s10470-017-0949-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A silicon-efficient time-interleaved pulse-shrinking time-to-digital converter (TDC) is proposed. The proposed TDC consists of a 16-stage coarse pulse-shrinking TDC with constant per-stage shrinkage 4.8 ns and a pair of 16-stage fine pulse-shrinking TDCs operated in a time-interleaved manner with constant per-stage shrinkage 296 ps. A simple residual time extraction method is proposed to extract the residual pulse of the coarse TDC simultaneously with digitization carried out by the TDC so that the digitization can be carried out by both the coarse and fine TDCs simultaneously to minimize conversion time. The characteristics of the proposed TDC including silicon consumption, power consumption, conversion time, jitter, and mismatch-induced timing errors are investigated. The proposed TDC was implemented in an IBM 130 nm 1.2 V CMOS technology. Simulation results show that the TDC offers 0.296-76.8 ns dynamic range, 850 ps conversion time, 0.285 LSB differential nonlinearity, and 0.78 LSB integral nonlinearity while consuming 7 mW.
引用
收藏
页码:385 / 398
页数:14
相关论文
共 50 条
  • [1] Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time
    Young Jun Park
    Fei Yuan
    Analog Integrated Circuits and Signal Processing, 2017, 91 : 385 - 398
  • [2] Two-step pulse-shrinking time-to-digital converter
    Park, Young Jun
    Yuan, Fei
    MICROELECTRONICS JOURNAL, 2017, 60 : 45 - 54
  • [3] Note: All-digital pulse-shrinking time-to-digital converter with improved dynamic range
    Chen, Chun-Chi
    Hwang, Chorng-Sii
    Lin, Yi
    Chen, Guan-Hong
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2016, 87 (04):
  • [4] An Area-Efficient CMOS Time-to-Digital Converter Based on a Pulse-Shrinking Scheme
    Chen, Chun-Chi
    Lin, Shih-Hao
    Hwang, Chorng-Sii
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (03) : 163 - 167
  • [5] A 12-BIT PULSE-SHRINKING TIME-TO-DIGITAL CONVERTER WITH TIMING SKEW CALIBRATION
    Chen Y.-X.
    Sun T.-W.
    Chang C.-C.
    Tsai T.-H.
    International Journal of Electrical Engineering, 2023, 30 (01): : 19 - 25
  • [6] PULSE SHRINKING TIME-TO-DIGITAL CONVERTER FOR UWB APPLICATION
    Chen Chao
    Meng Shengwei
    Xia Zhenghuan
    Fang Guangyou
    Yin Hejun
    JournalofElectronics(China), 2014, 31 (03) : 180 - 186
  • [7] A Fine-Resolution Pulse-Shrinking Time-to-Digital Converter with Completion Detection utilizing Built-In Offset Pulse
    Iizuka, Tetsuya
    Koga, Takehisa
    Nakura, Toru
    Asada, Kunihiro
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 313 - 316
  • [8] Multi-stage pulse shrinking time-to-digital converter for time interval measurements
    Liu, Yue
    Vollenbruch, Ulrich
    Chen, Yangjian
    Wicpalek, Christian
    Maurer, Linus
    Boos, Zdravko
    Weigel, Robert
    2007 EUROPEAN CONFERENCE ON WIRELESS TECHNOLOGIES, 2007, : 147 - +
  • [9] Multi-stage Pulse Shrinking Time-to-Digital Converter for time interval measurements
    Liu, Yue
    Vollenbruch, Ulrich
    Chen, Yangjian
    Wicpalek, Christian
    Maurert, Linus
    Boos, Zdravko
    Weigel, Robert
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 382 - +
  • [10] A two-stage time-to-digital converter based on cyclic pulse shrinking
    Szplet, Ryszard
    Klepacki, Kamil
    2009 JOINT MEETING OF THE EUROPEAN FREQUENCY AND TIME FORUM AND THE IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM, VOLS 1 AND 2, 2009, : 1133 - 1136