Ultra High Density SoIC with Sub-micron Bond Pitch

被引:35
|
作者
Chen, Y. H. [1 ]
Yang, C. A. [1 ]
Kuo, C. C. [1 ]
Chen, M. F. [1 ]
Tung, C. H. [1 ]
Chiou, W. C. [1 ]
Yu, Douglas [1 ]
机构
[1] Taiwan Semicond Mfg Co Ltd, Integrated Interconnect & Packaging, R&D, 166,Pk Ave 2,Hsinchu Sci Pk, Hsinchu 30075, Taiwan
关键词
3DIC; SoIC; WLSI; ultra high bond density; sub-micron bond pitch; chiplets integration; system scaling; system deep partition;
D O I
10.1109/ECTC32862.2020.00096
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An ultrahigh density 3D technology, SoIC_UHD, with sub-micron pitch inter-chip vertical interconnect enabling a density >= 1.2 million bonds/mm(2) is reported for the first time. Proven yield and reliability of SoIC_UHD are demonstrated with a foundry front-end wafer level 3D heterogeneous system integration (WLSI) platform. SoC deep partitioning into mini chiplets with SoIC_UHD can extend Moore's Law for longer term than that achieved by conventional 3DIC stacking with micro-bumps. Micro-system scaling, which is complementary to transistor scaling, can continue to improve transistor density, system PPA, and cost competitiveness.
引用
收藏
页码:576 / 581
页数:6
相关论文
共 50 条
  • [41] DETERMINATION OF THE DENSITY AND MORPHOLOGY OF SUB-MICRON AMMONIUM-CHLORIDE PARTICLES
    HAZRATI, AM
    PETERS, LK
    JOURNAL OF AEROSOL SCIENCE, 1980, 11 (01) : 77 - &
  • [42] Effect of Channel Length and Width on NBTI in Ultra Deep Sub-Micron PMOSFETs
    Cao Yan-Rong
    Ma Xiao-Hua
    Hao Yue
    Tian Wen-Chao
    CHINESE PHYSICS LETTERS, 2010, 27 (03)
  • [43] Metallization of sub-micron trenches and vias with high aspect ratio
    Siemroth, P
    Wenzel, C
    Klimes, W
    Schultrich, B
    Schulke, T
    THIN SOLID FILMS, 1997, 308 : 455 - 459
  • [44] MICRON AND SUB-MICRON LITHOGRAPHY FOR VLSI DEVICE FABRICATION
    VARNELL, GL
    SCANNING ELECTRON MICROSCOPY, 1981, : 343 - 350
  • [45] Sub-micron high aspect ratio silicon beam etch
    O'Brien, GJ
    Monk, DJ
    Najafi, K
    DEVICE AND PROCESS TECHNOLOGIES FOR MEMS AND MICROELECTRONICS II, 2001, 4592 : 315 - 325
  • [46] HIGH-RESOLUTION LENS SYSTEMS FOR SUB-MICRON PHOTOLITHOGRAPHY
    PHILLIPS, AR
    BUZAWA, MJ
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA, 1980, 70 (08) : 1041 - 1041
  • [47] Dielectric Integration for Sub-Micron High Performance Integrated Circuits
    Wei William Lee Texas Instruments Inc North Central Expressway MS Dallas TX wlee spdc ti Com
    微电子技术, 1999, (03) : 41 - 47
  • [48] Metallization of sub-micron trenches and vias with high aspect ratio
    Siemroth, P.
    Wenzel, Ch.
    Klimes, W.
    Schultrich, B.
    Schuelke, T.
    1997, Elsevier Science S.A., Lausanne, Switzerland (308-309)
  • [49] Scaling SOI photonics to micron and sub-micron devices
    Dainesi, P
    Moselund, K
    Mazza, M
    Thévenaz, L
    Ionescu, A
    Opto-Ireland 2005: Nanotechnology and Nanophotonics, 2005, 5824 : 13 - 22
  • [50] THE SPECIAL ISSUE ON MICRON AND SUB-MICRON CIRCUIT ENGINEERING
    GROBMAN, WD
    PROCEEDINGS OF THE IEEE, 1983, 71 (05) : 547 - 549