Hetro8T: power and area efficient approximate heterogeneous 8T SRAM for H.264 video decoder

被引:1
|
作者
Bharti, Pramod Kumar [1 ]
Surana, Neelam [1 ]
Mekie, Joycee [1 ]
机构
[1] IIT Gandhinagar, Dept Elect Engn, Gandhinagar, Gujarat, India
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2019年 / 13卷 / 06期
关键词
video coding; CMOS integrated circuits; memory architecture; SRAM chips; low-power electronics; decoding; integrated circuit design; approximate memory; high video quality; low area budget; H; 264 video decoder; online video surfing; heterogeneous 8T SRAM architectures; low power memory design; Hetro8T; high-speed Internet; 265 video decoder; MPEG video decoder; static random access memory buffers; heterogeneous sized SRAM design; bit-truncation techniques; UMC 28 nm CMOS technology; voltage; 0; 5; V; size; 28; nm; frequency; 20; MHz; STT-RAM; CELL; ARCHITECTURE; DESIGN;
D O I
10.1049/iet-cdt.2019.0019
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Wide-spread availability of high-speed INTERNET and rapid increase of smart-phone users have significantly increased online video surfing. Video decoders like H.264/H.265/MPEG consume a significant amount of power in Static Random Access Memory (SRAM) buffers. In this study, the authors propose a 1 kb (32 x 32) heterogeneous 8T SRAM architectures with (2-lower order bits) and without truncation for H.264 video decoder. They have used heterogeneous sized SRAM design and bit-truncation techniques are used simultaneously to obtain low power memory design for the H.264 video decoder. They show that the proposed approximate memory used for H.264 video decoder provide high video quality even at low power and low area budget of 0.3 mu W/pixel and 5.2 mu m(2)/pixel, respectively, at 0.5 V and 20 MHz in UMC 28 nm CMOS technology. The proposed memory architecture is compared with existing approximate memories such as heterogeneous 6T, hybrid 8T/6T, all-identical 6T, and all-identical 8T SRAM memory. The results show that proposed memory architectures perform cumulatively better than existing techniques in terms of dynamic power, leakage power, and area.
引用
收藏
页码:505 / 513
页数:9
相关论文
共 50 条
  • [1] Power and Area Efficient Approximate Heterogeneous 8T SRAM for Multimedia Applications
    Bharti, Pramod Kumar
    Surana, Neelam
    Mekie, Joycee
    [J]. 2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 139 - 144
  • [2] A Novel Power Efficient 8T SRAM Cell
    Sindwani, Ankush
    Saini, Suman
    [J]. 2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [3] Power Optimizaton in 8T SRAM Cell
    Dnyaneshwar, Kakde
    Birgale, L. V.
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2016,
  • [4] Area Optimization in 8T SRAM Cell for Low Power Consumption
    Sarker, M. S. Z.
    Hossain, Mokammel
    Hossain, Nozmul
    Rasheduzzaman, Md
    Islam, Md. Ashraful
    [J]. 2015 INTERNATIONAL CONFERENCE ON ELECTRICAL & ELECTRONIC ENGINEERING (ICEEE), 2015, : 117 - 120
  • [5] A Novel 8T SRAM with Minimized Power and Delay
    Naik, Sthrigdhara
    Kuwelkar, Sonia
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1498 - 1501
  • [6] Novel Asymmetric 8T SRAM Cell with Dynamic Power
    Mo, Yi-Nan
    Hang, Guo-Qiang
    Zhang, Dan-Yan
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1480 - 1482
  • [7] H.264 Video Decoder Optimization on ARM Cortex-A8 with NEON
    Pujara, Chirag
    Modi, Anurag
    Sandeep, G.
    Inamdar, Shilpa
    Kolavil, Deepa
    Tholath, Vidhu
    [J]. 2009 ANNUAL IEEE INDIA CONFERENCE (INDICON 2009), 2009, : 201 - 204
  • [8] Hardware Efficient Transposable 8T SRAM for Orthogonal Data Access
    Chon, Dain
    Choi, Woong
    [J]. IEEE ACCESS, 2024, 12 : 981 - 992
  • [9] DESIGN OF LOW POWER 8T SRAM WITH SCHMITT TRIGGER LOGIC
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2014, 9 (06): : 670 - 677
  • [10] High Stable and Low Power 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (05)