Circuit-aware Device Design methodology for nanometer technologies: A case study for low power SRAM design

被引:0
|
作者
Chen, Qikai [1 ]
Mukhopadhyay, Saibal [1 ]
Bansal, Aditya [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a general Circuit-aware Device Design methodology, which can improve the overall circuit design by taking advantages of the individual circuit characters during the device design phase. The proposed methodology analytically derives the optimal device in terms of the pre-specified circuit quality factor. We applied the proposed methodology to SRAM design and achieved significant reduction in standby leakage and access time (11% and 7%, respectively, for conventional 6T-SRAM). Also, we observed that the optimal devices selected depend considerably on the applied circuit techniques. We believe that the proposed Circuit-aware Device Design methodology will be useful in the sub-90nm technology, where different leakage components (subthreshold, gate, and junction tunneling) are comparable in magnitude. Also, in this work, we have presented a design automation framework for SRAM, which is conventionally custom designed and optimized.
引用
收藏
页码:982 / +
页数:2
相关论文
共 50 条
  • [41] A Modified SRAM Based Low Power Memory Design
    Pathak, Apoorva
    Sachan, Divyesh
    Peta, Harish
    Goswami, Manish
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 122 - 127
  • [42] Low power design in 100 MHz embedded SRAM
    Wang, DH
    Qiu, J
    Li, YG
    Hou, CH
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 599 - 602
  • [43] VLSI Design of Low Power SRAM Architectures for FPGAs
    Kaushik, Chakka Sri Harsha
    Vanjarlapati, Rajiv Reddy
    Krishna, Varada Murali
    Gautam, Tadavarthi
    Elamaran, V.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [44] Design and Analysis of a Low-Power Ternary SRAM
    Choi, Youngchang
    Kim, Sunmean
    Lee, Kyongsu
    Kang, Seokhyeong
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [45] Low Power Design of XOR Circuit
    Harutyunyan, Stepan
    Safaryan, Karo
    Aslikyan, Fadey
    Melikyan, Shavarsh
    Musayelyan, Ruben
    2019 IEEE 39TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2019, : 38 - 41
  • [46] Ultra Low Power Circuit Design
    Rani, N. Geetha
    Reddy, P. Chandrasekhar
    MATERIALS TODAY-PROCEEDINGS, 2015, 2 (09) : 4468 - 4473
  • [47] Challenges of Low Power SRAM design in Nanoscale Era
    Ruchi
    Dasgupta, S.
    2016 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2016, : 173 - 177
  • [48] CNTFET Modeling and Low Power SRAM Cell Design
    Singh, Amandeep
    Khosla, Mamta
    Raj, Balwinder
    2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [49] Low power digital circuit design
    Sakurai, T
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 11 - 18
  • [50] Low power digital circuit design
    Sakurai, T
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 11 - 18