Performance Enhancement of a Hybrid 1-bit Full Adder Circuit

被引:0
|
作者
Chauhan, Sugandha [1 ]
Sharma, Tripti [1 ]
机构
[1] Chandigarh Univ, Dept ECE, Gharuan, Punjab, India
关键词
Hybrid Full Adder; Power Consumption; Delay and PDP;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Full adder is a crucial requirement for designing many types of processors like microprocessors, digital signal processors, image processing and various VLSI applications etc. In most of the design adder connected on most critical path of the circuit which affects the overall performance of the system. This paper proposes modified hybrid full adder circuit that enhances the performance in terms of power consumption at various voltages, temperature and operating frequency. It also improves noise immunity by 2-5% than its peer design. All simulations have been performed at 45nm process technology on Tanner EDA tool.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A new low-voltage CMOS 1-bit full adder for high performance applications
    Wey, IC
    Huang, CH
    Chow, HC
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 21 - 24
  • [32] Design of 1-bit Full Adder using β-Driven Threshold Element
    Paul, Madhusmita
    Kapoor, Neha
    Modak, Rohini
    Paul, Tathagata
    Chaudhuri, Rajarshi Roy
    Chowdhury, Subhajit Dutta
    Sarkar, Mili
    2017 1ST INTERNATIONAL CONFERENCE ON ELECTRONICS, MATERIALS ENGINEERING & NANO-TECHNOLOGY (IEMENTECH), 2017,
  • [33] Low-power and high-performance 1-bit set Full-adder
    Paulthurai, Anbarasu
    Dharmaraj, Balamurugan
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2013, 6 (02): : 105 - 111
  • [34] High-Performance 1-Bit Full Adder With Excellent Driving Capability for Multistage Structures
    Rafiee, Mahmood
    Shiri, Nabiollah
    Sadeghi, Ayoub
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (01) : 47 - 50
  • [35] Delay and Energy Efficiency Analysis of a 1-bit CMOS Full Adder
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2016, 11 (2-3): : 263 - 269
  • [36] Experimental Demonstration of a 1-Bit Full Adder in Perpendicular Nanomagnetic Logic
    Breitkreutz, Stephan
    Kiermaier, Josef
    Eichwald, Irina
    Hildbrand, Christian
    Csaba, Gyorgy
    Schmitt-Landsiedel, Doris
    Becherer, Markus
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (07) : 4464 - 4467
  • [37] Comprehensive study of 1-Bit full adder cells: review, performance comparison and scalability analysis
    Hasan, Mehedi
    Siddique, Abdul Hasib
    Mondol, Abdal Hoque
    Hossain, Mainul
    Zaman, Hasan U.
    Islam, Sharnali
    SN APPLIED SCIENCES, 2021, 3 (06):
  • [38] Comprehensive study of 1-Bit full adder cells: review, performance comparison and scalability analysis
    Mehedi Hasan
    Abdul Hasib Siddique
    Abdal Hoque Mondol
    Mainul Hossain
    Hasan U. Zaman
    Sharnali Islam
    SN Applied Sciences, 2021, 3
  • [39] A Low-Power CLA Adder using a 1-bit Hybrid Full-Adder on the 45nm Technology
    Bonam, Raghavaiah
    Mareedu, Sai Surya
    Kumar, J. Prasanth
    2024 2ND WORLD CONFERENCE ON COMMUNICATION & COMPUTING, WCONF 2024, 2024,
  • [40] Design of 4:2 Energy-Efficient Compressor Using Hybrid 1-bit Full Adder
    Singh, Anil
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 9 - 12