Efficient Design Technique for Pulse Swallow Based Fractional-N frequency Divider

被引:0
|
作者
Hati, Manas Kumar [1 ]
Bhattacharyya, Tarun K. [1 ]
机构
[1] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur 721302, W Bengal, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new high speed pulse swallow based fractional-N frequency divider circuit has been proposed for the frequency range of 2.2 GHz to 4.6 GHz. Moreover, unlike the previously published pulse swallow based frequency divider, the proposed architecture does not include any reset or reload signal for the swallow counter which is basically triggered by the SR latch circuit. Absence of any frequency dependent delay block or any frequency dependant RC delay network to eliminate the conventional frequency divider problems. The proposed architecture has been implemented in 0.18 mu m CMOS and the divider phase-noise at 1 MHz offset frequency is -169.2 dBc/Hz for a carrier signal of 4.6 GHz and the power dissipation from a 1.8 V supply is 13 mW. The proposed frequency divider's swallow counter has no zero division for any counting state which also leads to a higher speed of operation, that has been checked in transistors level simulation. The appropriate figure of merit (FoM) of this divider is 168.40 dB.
引用
收藏
页码:457 / 460
页数:4
相关论文
共 50 条
  • [21] Design and Optimization of Multi-Modulus-Divider for K-Band Fractional-N Frequency Synthesizer
    Wang Z.-C.
    Wu Z.-B.
    Qi Q.-W.
    Wang X.-H.
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2019, 39 (11): : 1187 - 1191
  • [22] A design of pulse swallow frequency divider for DRM/DAB/AM/FM frequency synthesizer
    Wang, Z. (zgwang@seu.edu.cn), 1600, Harbin Institute of Technology (46):
  • [23] A Design Method for Nested MASH-SQ Hybrid Divider Controllers for Fractional-N Frequency Synthesizers
    Mai, Dawei
    Kennedy, Michael Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (10) : 3279 - 3290
  • [24] A Noise Filtering Technique for Fractional-N Frequency Synthesizers
    Hung, Chao-Ching
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (03) : 139 - 143
  • [25] Optimized MASH-SR Divider Controller for Fractional-N Frequency Synthesizers
    Mai, Dawei
    Kennedy, Michael Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (03) : 1057 - 1070
  • [26] A generic multi-modulus divider architecture for fractional-N frequency synthesisers
    Wang, Hongyu
    Brennan, Paul
    Jiang, Dai
    PROCEEDINGS OF THE 2007 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM-JOINTLY WITH THE 21ST EUROPEAN FREQUENCY AND TIME FORUM, VOLS 1-4, 2007, : 261 - 265
  • [27] Design of Fractional-N Frequency Synthesizer for FSK Transceiver
    Li, Ming
    Wan, Peiyuan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1425 - 1427
  • [28] Practical design aspects in fractional-N frequency synthesis
    Rhee, W
    ANALOG CIRCUIT DESIGN: FRACTIONAL-N SYNTHESIZERS, DESIGN FOR ROBUSTNESS, LINE AND BUS DRIVERS, 2003, : 3 - 26
  • [29] Design and simulation of Fractional-N PLL frequency synthesizers
    Kozak, M
    Friedman, EG
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 780 - 783
  • [30] Analysis of Wandering Spur Patterns in a Fractional-N Frequency Synthesizer With a MASH-Based Divider Controller
    Mai, Dawei
    Kennedy, Michael Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (03) : 729 - 742