Design of high gain, high bandwidth neural amplifier IC considering noise-power trade-off

被引:20
|
作者
Laskar, N. M. [1 ]
Guha, K. [1 ]
Nath, S. [1 ]
Chanda, S. [1 ]
Baishnab, K. L. [1 ]
Paul, P. K. [1 ]
Rao, K. S. [2 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun, Silchar, India
[2] KL Univ, Dept ECE, Guntur, AP, India
关键词
D O I
10.1007/s00542-018-4142-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low Noise Neural amplifiers are used for amplifying low amplitude neural spikes in Neural recording systems. The need for low noise is emphasized by the presence of background noise during recording. Additionally, the need of more number of recording sites and avoiding of excessive heating has given rise to low area and power requirement. In this paper, the design of a neural amplifier IC consisting of two high performance neural amplifiers for recording action potentials/spikes are proposed. One amplifier is based on capacitive feedback topology and is noise efficient while the other one is based on open loop topology and is area as well as power efficient. Both amplifiers use a self-biased high swing cascode current mirror load based Folded Cascode Operational Transconductance Amplifier (OTA), which results in an efficient performance with a trade-off between noise and power. The use of such a current mirror load in the OTA helps in achieving a better output swing. The use of source degenerated resistors assures current scaling which results in low input referred noise. Simulations have been carried out using technology parameters of SCL 180 nm foundry. Simulation results and comparative analysis illustrate that the proposed closed loop neural amplifier reports a significant improvement in gain, CMRR and bandwidth while the proposed open loop neural amplifier reports an improvement in power dissipation as compared to most of the state of art designs. Monte Carlo analysis is performed which gives a low average standard deviation, which further validates consistency and reliability of both the proposed designs.
引用
收藏
页码:585 / 599
页数:15
相关论文
共 50 条
  • [41] High gain and high efficiency CMOS power amplifier using multiple design techniques
    Kim, K. -J.
    Lim, T.
    Ahn, K. H.
    Yu, J. -W.
    ELECTRONICS LETTERS, 2011, 47 (10) : 601 - 602
  • [42] A DESIGN TECHNIQUE FOR A HIGH-GAIN, 10-GHZ CLASS-BANDWIDTH GAAS-MESFET AMPLIFIER IC MODULE
    ISHIHARA, N
    SANO, E
    IMAI, Y
    KIKUCHI, H
    YAMANE, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 554 - 562
  • [43] A DESIGN TECHNIQUE FOR A HIGH-GAIN, 10-GHZ CLASS-BANDWIDTH GAAS-MESFET AMPLIFIER IC MODULE
    ISHIHARA, N
    SANO, E
    IMAI, Y
    KIKUCHI, H
    YAMANE, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 452 - 460
  • [44] A novel design of current differencing transconductance amplifier with high transconductance gain and enhanced bandwidth
    Rai, Shireesh Kumar
    Pandey, Rishikesh
    Garg, Bharat
    Patel, Sujit Kumar
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (01) : 454 - 469
  • [45] Improvement of Switching Trade-off Characteristics between Noise and Loss in High Voltage MOSFETs
    Saito, Wataru
    Aida, Satoshi
    Koduki, Shigeo
    Izumisawa, Masaru
    2011 IEEE 23RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2011, : 316 - 319
  • [46] A Power Efficient, High Gain and High Input Impedance Capacitively-coupled Neural Amplifier
    Shad, Erwin H. T.
    Moeinfard, Tania
    Molinas, Marta
    Ytterdal, Trond
    2020 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2020,
  • [47] Power-Bandwidth Trade-Off Analysis of Multi-Stage Inverter-Type Transimpedance Amplifier for Optical Communication
    Hiratsuka, Akitaka
    Tsuchiya, Akira
    Onodera, Hidetoshi
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 795 - 798
  • [48] High-Efficiency Stacked Power Amplifier IC With 23% Fractional Bandwidth for Average Power Tracking Application
    Lee, Wooseok
    Kang, Hyunuk
    Lee, Hwiseob
    Bae, Jongseok
    Oh, Sungjae
    Oh, Hansik
    Koo, Hyungmo
    Yoon, Jangsup
    Hwang, Keum Cheol
    Lee, Kang Yoon
    Yang, Youngoo
    IEEE ACCESS, 2019, 7 : 176658 - 176667
  • [49] Design and Simulation of Low Power, High gain and High bandwidth Recycling Folded Cascode OTA
    Prasula, T., V
    Meganathan, D.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [50] Design of High-Bandwidth, High-DC Gain Single-Stage Amplifier for High-Speed ADCs
    Fu, Ximing
    Zhou, Yushi
    El-Sankary, Kamal
    2022 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2022, : 219 - 223