High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply Voltage Levels

被引:33
|
作者
Bahadori, Milad [1 ]
Kamal, Mehdi [1 ]
Afzali-Kusha, Ali [1 ]
Pedram, Massoud [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran 1996715433, Iran
[2] Univ So Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
基金
美国国家科学基金会;
关键词
Carry skip adder (CSKA); energy efficient; high performance; hybrid variable latency adders; voltage scaling; LOW-POWER; DELAY OPTIMIZATION; LOOKAHEAD ADDERS; ARITHMETIC UNITS; DESIGN;
D O I
10.1109/TVLSI.2015.2405133
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a carry skip adder (CSKA) structure that has a higher speed yet lower energy consumption compared with the conventional one. The speed enhancement is achieved by applying concatenation and incrementation schemes to improve the efficiency of the conventional CSKA (Conv-CSKA) structure. In addition, instead of utilizing multiplexer logic, the proposed structure makes use of AND-OR-Invert (AOI) and OR-AND-Invert (OAI) compound gates for the skip logic. The structure may be realized with both fixed stage size and variable stage size styles, wherein the latter further improves the speed and energy parameters of the adder. Finally, a hybrid variable latency extension of the proposed structure, which lowers the power consumption without considerably impacting the speed, is presented. This extension utilizes a modified parallel structure for increasing the slack time, and hence, enabling further voltage reduction. The proposed structures are assessed by comparing their speed, power, and energy parameters with those of other adders using a 45-nm static CMOS technology for a wide range of supply voltages. The results that are obtained using HSPICE simulations reveal, on average, 44% and 38% improvements in the delay and energy, respectively, compared with those of the Conv-CSKA. In addition, the power-delay product was the lowest among the structures considered in this paper, while its energy-delay product was almost the same as that of the Kogge-Stone parallel prefix adder with considerably smaller area and power consumption. Simulations on the proposed hybrid variable latency CSKA reveal reduction in the power consumption compared with the latest works in this field while having a reasonably high speed.
引用
收藏
页码:421 / 433
页数:13
相关论文
共 50 条
  • [1] HIGH SPEED ENERGY EFFICIENT CARRY SKIP ADDER OPERATING AT DIFFERENT VOLTAGE SUPPLY
    Karthik, D.
    Jayamani, S.
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 191 - 195
  • [2] High-Speed and Energy-Efficient Carry Look-Ahead Adder
    Balasubramanian, Padmanabhan
    Mastorakis, Nikos E.
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2022, 12 (03)
  • [3] High-speed and energy-efficient asynchronous carry look-ahead adder
    Balasubramanian, Padmanabhan
    Liu, Weichen
    PLOS ONE, 2023, 18 (10):
  • [4] Design and Implementation of High-Speed Energy-Efficient Carry Select Adder for Image Processing Applications
    VijeyaKumar, K. N.
    Lakshmanan, M.
    Sakthisudhan, K.
    Saravanakumar, N.
    Mythili, R.
    KamatchiKannan, V
    INNOVATIVE DATA COMMUNICATION TECHNOLOGIES AND APPLICATION, ICIDCA 2021, 2022, 96 : 679 - 686
  • [5] High-speed self-timed carry-skip adder
    Amin, A.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (06): : 574 - 582
  • [6] Design of energy-efficient and high-speed hybrid decimal adder
    Mashayekhi, Negin
    Jaberipur, Ghassem
    Reshadinezhad, Mohammad Reza
    Moghimi, Shekoofeh
    JOURNAL OF SUPERCOMPUTING, 2025, 81 (03):
  • [7] High-speed and energy efficient carry select adder (CSLA) dominated by carry generation logic
    Nam, Minho
    Choi, Yeonhun
    Cho, Kyoungrok
    MICROELECTRONICS JOURNAL, 2018, 79 : 70 - 78
  • [8] A high-speed energy-efficient 64-bit reconfigurable binary adder
    Perri, S
    Corsonello, P
    Cocorullo, G
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (05) : 939 - 943
  • [9] An energy and area efficient yet high-speed square-root carry select adder structure
    Bahadori, Milad
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    COMPUTERS & ELECTRICAL ENGINEERING, 2017, 58 : 101 - 112
  • [10] Design and Evaluation of High-Speed Energy-Aware Carry Skip Adders
    De Rose, Raffaele
    Lanuzza, Marco
    Frustaci, Fabio
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 124 - 127